Yield-Aware Time-Efficient Testing and Self-fixing Design For TSV-Based 3D ICs

被引:0
|
作者
Xie, Jing [1 ]
Wang, Yu [2 ]
Xie, Yuan [1 ]
机构
[1] Penn State Univ, University Pk, PA 16802 USA
[2] Tsinghua Univ, Beijing, Peoples R China
关键词
OPTIMIZATION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Testing for three dimensional (3D) integrated circuits (ICs) based on through-silicon-via (TSV) is one of the major challenges for improving the system yield and reducing the overall cost. The lack of pads on most tiers and the mechanical vulnerability of tiers after wafer thinning make it difficult to perform 3D Known-Good-Die (KGD) test with the existing 2D IC probing methods. This paper presents a novel and time-efficient 3D testing flow. In this Known-Good-Stack (KGS) flow, a yield-aware TSV defect searching and replacing strategy is introduced. The Build-in-Self-Test (BIST) design with TSV redundancy scheme can help improve the system yield for today's imperfect TSV fabrication process. Our study shows that less than 6 redundant TSVs is enough to increase the TSV yield to 98% for a TSV cluster with a size under 16 x 16 with relatively low initial TSV yield. The average TSV cluster testing and self-fixing time is about 3-16 testing cycle depending on the initial TSV yield.(1)
引用
收藏
页码:738 / 743
页数:6
相关论文
共 46 条
  • [31] Power and slew-aware clock network design for through-silicon-via (TSV) based 3D ICs
    School of Electrical and Computer Engineering, Georgia Institute of Technology, Atlanta, GA 30332, United States
    Proc Asia South Pac Des Autom Conf, 1600, (175-180):
  • [32] Power and Slew-aware Clock Network Design for Through-Silicon-Via (TSV) based 3D ICs
    Zhao, Xin
    Lim, Sung Kyu
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 172 - 177
  • [33] TIME-EFFICIENT SUBJECTIVE TESTING METHODOLOGY FOR 3D VIDEO QUALITY ASSESSMENT
    Senol, Engin
    Ozbek, Nukhet
    2016 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2016, : 1022 - 1026
  • [34] The Development and Progress of Multi-Physics Simulation Design for TSV-Based 3D Integrated System
    Wang, Xianglong
    Chen, Dongdong
    Li, Di
    Kou, Chen
    Yang, Yintang
    SYMMETRY-BASEL, 2023, 15 (02):
  • [35] Arithmetic Unit Design Using 180nm TSV-based 3D Stacking Technology
    Ouyang, J.
    Sun, G.
    Chen, Y.
    Duan, L.
    Zhang, T.
    Xie, Y.
    Irwin, M. J.
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 194 - 197
  • [36] TSV-driven 3D ICs: An innovative thermal-aware and stress-reliable design strategy
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [37] CC-RTSV: Cross-Cellular Based Redundant TSV Design for 3D ICs
    Ni, Tianming
    Shu, Yue
    Chang, Hao
    Lu, Lin
    Dai, Guangzhen
    Zhu, Shidong
    Qu, Chengming
    Huang, Zhengfeng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (11)
  • [38] Design and analysis of jitter-aware low-power and high-speed TSV link for 3D ICs
    Beanato, Giulia
    Gharibdoust, Kiarash
    Cevrero, Alessandro
    De Micheli, Giovanni
    Leblebici, Yusuf
    MICROELECTRONICS JOURNAL, 2016, 48 : 50 - 59
  • [39] Leakage-Aware Performance-Driven TSV-Planning Based on Network flow Algorithm in 3D ICs
    Wang, Kan
    Dong, Sheqin
    Ma, Yuchun
    Satoshi, Goto
    Cong, Jason
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 129 - 136
  • [40] Yield-aware joint die packing, die matching and static thread mapping for hard real-time 3D embedded CMPs
    Siavashi, Ahmad
    Momtazpour, Mahmoud
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 92