An Optimization Mechanism for Mid-Bond Testing of TSV-Based 3D SoCs

被引:0
|
作者
Shen, Kele [1 ]
Yu, Zhigang [1 ]
Jiang, Zhou [2 ]
机构
[1] Tsinghua Univ, Dept Comp Sci, Beijing, Peoples R China
[2] Tsinghua Univ, Sch Software, Beijing, Peoples R China
关键词
core selection; test time; test cost; optimization; 3D SoC; TEST-ACCESS; TAM OPTIMIZATION; WRAPPER;
D O I
10.1587/transele.E99.C.308
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Unlimited requirements for system-on-chip (SoC) facilitate three-dimensional (3D) technology as a promising alternative for extending Moore's Law. In spite of many advantages 3D technology provides, 3D technology faces testing issues because of the complexity of 3D design. Therefore, resolving the problem of test optimization and reducing test cost are crucial challenges. In this paper, we propose a novel optimization mechanism of 3D SoCs to minimize test time for mid-bond testing. To make our proposed mechanism more practical, we discuss test cost in mid-bond testing with consideration of manufacturing influence factors. Experimental results on ITC'02 SoC benchmark circuits show that our proposed mechanism reduces mid-bond test time by around 73% on average compared with one baseline solution, furthermore, the mechanism also proves its capacity in test cost reduction.
引用
收藏
页码:308 / 315
页数:8
相关论文
共 50 条
  • [31] The Bonding Order's Impact on Cost During Mid-Bond Test of 3D Chip
    Fang F.
    Qin Z.-L.
    Wang W.
    Zhu X.
    Guo E.-H.
    Ren F.-J.
    1600, Chinese Institute of Electronics (45): : 2263 - 2271
  • [32] Is TSV-based 3D Integration Suitable for Inter-die Memory Repair?
    Lefter, Mihai
    Voicu, George R.
    Taouil, Mottaqiallah
    Enachescu, Marius
    Hamdioui, Said
    Cotofana, Sorin D.
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1251 - 1254
  • [33] Dynamic data split: A crosstalk suppression scheme in TSV-based 3D IC
    Wang, Qin
    Chen, Zhenyang
    Jiang, Jianfei
    Guo, Zheng
    Mao, Zhigang
    INTEGRATION-THE VLSI JOURNAL, 2017, 59 : 23 - 30
  • [34] Efficient Test and Repair Architectures for 3D TSV-Based Random Access Memories
    Lu, Shyue-Kung
    Lu, Uang-Chang
    Pong, Seng-Wen
    Cheng, Hao-Cheng
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [35] Efficient Test and Repair Architectures for 3D TSV-Based Random Access Memories
    Lu, Shyue-Kung
    Lu, Uang-Chang
    Pong, Seng-Wen
    Cheng, Hao-Cheng
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [36] Robust TSV-based 3D NoC Design to Counteract Electromigration and Crosstalk Noise
    Das, Sourav
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    Chakrabarty, Krishnendu
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1366 - 1371
  • [37] Physics-Based Simulation of EM and SM in TSV-Based 3D IC Structures
    Kteyan, Armen
    Sukharev, Valeriy
    Zschech, Ehrenfried
    STRESS INDUCED PHENOMENA AND RELIABILITY IN 3D MICROELECTRONICS, 2014, 1601 : 114 - 127
  • [38] Modeling of Switching Noise and Coupling in Multiple Chips of 3D TSV-Based Systems
    He, Huanyu
    Gu, Xiaoxiong
    Lu, Jian-Qiang
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 548 - 553
  • [39] Comparative Analysis of Clock Distribution Networks for TSV-based 3D IC Designs
    Navidi, Mir Mohammad
    Byun, Gyung-Su
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 184 - 188
  • [40] Analytical Modeling and Numerical Simulations of Temperature Field in TSV-based 3D ICs
    Shiyanovskii, Yuriy
    Papachristou, Chris
    Wu, Cheng-Wen
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 24 - 29