Analytical Compact Model of Nanowire Junctionless Gate-All-Around MOSFET Implemented in Verilog-A for Circuit Simulation

被引:6
|
作者
Smaani, Billel [1 ,2 ]
Rahi, Shiromani Balmukund [3 ]
Labiod, Samir [4 ]
机构
[1] Ctr Univ Abdelhafid Boussouf Mila, Mila 43000, Algeria
[2] Constantine 1 Univ, Lab Hyperfrequences & Semicond, Elect Dept, Constantine 25000, Algeria
[3] Indian Inst Technol Kanpur, Dept Elect Engn, Kanpur 208016, Uttar Pradesh, India
[4] Skikda Univ, Fac Sci, Dept Phys, Skikda 21000, Algeria
关键词
Nanowire; Junctionless; Gate-all-around MOSFET; Analytical compact model; Verilog-a; Digital circuit; Analog circuit; TRANSISTORS;
D O I
10.1007/s12633-022-01847-9
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
In the present research article, we have proposed an analytical compact model for nanowire Junctionless Gate-All-Around (JLNGAA) MOSFET validated in all transistor's operation regimes. The developed model having an analytical compact form of the current expressions, based on surface potential (phi(S)), obtained from approximated solutions of Poisson's equation. The proposed model has implemented in standard Verilog-A language using SMASH circuit simulator in order to be used in various commercial circuit simulators. The proposed model has also validated using ATLAS-TCAD simulation for various physical parameters such as the channel doping concentration (N-d) and the channel radius (R) of JLNGAA MOSFET. Finally, based on the developed Verilog-A JLNGAA MOSFET model, we have tested it in four types of low voltage circuits, CMOS inverter, CMOS NOR-Gate, an amplifier and a Colpitts oscillator.
引用
收藏
页码:10967 / 10976
页数:10
相关论文
共 50 条
  • [1] Analytical Compact Model of Nanowire Junctionless Gate-All-Around MOSFET Implemented in Verilog-A for Circuit Simulation
    Billel Smaani
    Shiromani Balmukund Rahi
    Samir Labiod
    [J]. Silicon, 2022, 14 : 10967 - 10976
  • [2] A complete Verilog-A Gate-All-Around junctionless MOSFET model
    Moldovan, Oana
    Lime, Francois
    Iniguez, Benjamin
    [J]. 2015 CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2015,
  • [3] A complete and Verilog-A compatible Gate-All-Around long-channel junctionless MOSFET model implemented in CMOS inverters
    Moldovan, Oana
    Lime, Francois
    Iniguez, Benjamin
    [J]. MICROELECTRONICS JOURNAL, 2015, 46 (11) : 1069 - 1072
  • [4] An Analytical Gate-All-Around MOSFET Model for Circuit Simulation
    Lin, Kuan-Chou
    Ding, Wei-Wen
    Chiang, Meng-Hsueh
    [J]. ADVANCES IN MATERIALS SCIENCE AND ENGINEERING, 2015, 2015
  • [5] Analytical Modeling and Simulation of Gate-All-Around Junctionless Mosfet for Biosensing Applications
    Preethi, S.
    Venkatesh, M.
    Pandian, M. Karthigai
    Priya, G. Lakshmi
    [J]. SILICON, 2021, 13 (10) : 3755 - 3764
  • [6] Analytical Modeling and Simulation of Gate-All-Around Junctionless Mosfet for Biosensing Applications
    S. Preethi
    M. Venkatesh
    M. Karthigai Pandian
    G. Lakshmi Priya
    [J]. Silicon, 2021, 13 : 3755 - 3764
  • [7] Compact model of the nanoscale gate-all-around MOSFET
    Jiménez, D
    Iníguez, B
    Sáenz, JJ
    Suñé, J
    Marsal, LF
    Pallarès, J
    [J]. SCIENCE AND TECHNOLOGY OF SEMICONDUCTOR-ON-INSULATOR STRUCTURES AND DEVICES OPERATING IN A HARSH ENVIRONMENT, 2005, 185 : 321 - 326
  • [8] Verilog-A implementation of a double-gate junctionless compact model for DC circuit simulations
    Alvarado, J.
    Flores, P.
    Romero, S.
    Avila-Herrera, F.
    Gonzalez, V.
    Soto-Cruz, B. S.
    Cerdeira, A.
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2016, 31 (07)
  • [9] Compact Analytical Drain Current Model of Gate-All-Around Nanowire Tunneling FET
    Vishnoi, Rajat
    Kumar, M. Jagadesh
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) : 2599 - 2603
  • [10] Gate-All-Around Junctionless Nanowire MOSFET With Improved Low-Frequency Noise Behavior
    Singh, Pushpapraj
    Singh, Navab
    Miao, Jianmin
    Park, Woo-Tae
    Kwong, Dim-Lee
    [J]. IEEE ELECTRON DEVICE LETTERS, 2011, 32 (12) : 1752 - 1754