DiffServ edge routers over network processors: Implementation and evaluation

被引:9
|
作者
Lin, YD [1 ]
Lin, YN [1 ]
Yang, SC [1 ]
Lin, YS [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Comp & Informat Sci, Hsinchu, Taiwan
来源
IEEE NETWORK | 2003年 / 17卷 / 04期
关键词
D O I
10.1109/MNET.2003.1220693
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network processors are emerging as a programmable alternative to the traditional ASIC-based solutions in scaling up the data plane processing of network services. This work, rather than proposing new algorithms, illustrates the process of, and examines the performance issues in, prototyping a DiffServ edge router with IXP1200. The external benchmarks reveal that although the system can scale to wire speed of 1.8 Gb/s in simple IP forwarding, the throughput declines to 180-290 Mb/s when. DiffServ is performed due to the double bottlenecks of SRAM and microengines. Through internal benchmarks, the performance bottleneck was found to be able to shift from one place to another en different network services and algorithms. Most of the results reported here should be applicable to other NPs since they have similar architectures and components.
引用
收藏
页码:28 / 34
页数:7
相关论文
共 50 条
  • [31] End-to-End QoS Evaluation of IP-Diffserv Network over LEO Satellite Constellation
    Audah, Lukman
    Sun, Zhili
    Cruickshank, Haitham
    [J]. PERSONAL SATELLITE SERVICES, 2010, 43 : 99 - 113
  • [32] Network Congestion Control Algorithm with Cooperation between Edge and Core Routers
    Lu, Lingyun
    Xiao, Yang
    Woo, Seok
    Kim, Kiseon
    [J]. 11TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY, VOLS I-III, PROCEEDINGS,: UBIQUITOUS ICT CONVERGENCE MAKES LIFE BETTER!, 2009, : 621 - +
  • [33] Performance Evaluation of Buffer Sharing Routers for Network on Chip
    Hassan, Hossam
    Said, Mostafa
    Kim, HyungWon
    [J]. 2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 149 - 152
  • [34] Deterministic edge-to-edge delay bounds for a flow under latency rate scheduling in a DiffServ network
    Kim, GH
    Kim, C
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 2005, E88B (07) : 2887 - 2895
  • [35] WRAPS scheduling and its efficient implementation on network processors
    Zhuang, XT
    Liu, J
    [J]. HIGH PERFORMANCE COMPUTING - HIPC 2002, PROCEEDINGS, 2002, 2552 : 252 - 263
  • [36] FPGA implementation of hierarchical memory architecture for network processors
    Liu, Z
    Zheng, K
    Liu, B
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, : 295 - 298
  • [37] A scalable end-to-end QoS management over Diffserv network
    Zhang, G
    Mouftah, HT
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, 2000, : 2939 - 2945
  • [38] Testing of DiffServ performance over a US Navy satellite communication network
    Barsaleau, DA
    Tummala, M
    [J]. MILCOM 2004 - 2004 IEEE MILITARY COMMUNICATIONS CONFERENCE, VOLS 1- 3, 2004, : 528 - 534
  • [39] Energy Evaluation of Gigabit Routers towards Energy Efficient Network
    Song, Tian
    Fu, Wenliang
    Ormond, Olga
    Collier, Martin
    Wang, Xiaojun
    [J]. 2014 IEEE 20TH INTERNATIONAL WORKSHOP ON LOCAL & METROPOLITAN AREA NETWORKS (LANMAN), 2014,
  • [40] Implementation and performance evaluation of reconstruction algorithms on graphics processors
    Diez, Daniel Castano
    Mueller, Hannes
    Frangakis, Achilleas S.
    [J]. JOURNAL OF STRUCTURAL BIOLOGY, 2007, 157 (01) : 288 - 295