FPGA implementation of hierarchical memory architecture for network processors

被引:2
|
作者
Liu, Z [1 ]
Zheng, K [1 ]
Liu, B [1 ]
机构
[1] Tsinghua Univ, Dept Comp Sci, Beijing 100084, Peoples R China
关键词
D O I
10.1109/FPT.2004.1393283
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the key design issues for network processors (NPs) is hiding long latency of random off-chip memory accesses. In this paper, we present a novel memory subsystem especially for access and edge routers to implement feature-rich network applications with wire-speed processing guarantees. Because of the hierarchical organizations specially designed for network circumstances, access latency of DRAM is totally hidden and the number of off-chip memory accesses can also be reduced. We implement this architecture based on a simplified OpenRISC processor core in an Altera Strafix EP1S20B672 FPGA. Time analysis shows that this memory subsystem achieves an operating frequency of over 200MHz, with approximately 2% LEs and 1% memory resources.
引用
收藏
页码:295 / 298
页数:4
相关论文
共 50 条
  • [1] Hierarchical processors-and-memory architecture for high performance computing
    Miled, ZB
    Eigenmann, R
    Fortes, JAB
    Taylor, V
    [J]. FRONTIERS '96 - THE SIXTH SYMPOSIUM ON FRONTIERS OF MASSIVELY PARALLEL COMPUTING, PROCEEDINGS, 1996, : 355 - 362
  • [2] A pipelined memory architecture for high throughput network processors
    Sherwood, T
    Varghese, G
    Calder, B
    [J]. 30TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 288 - 299
  • [3] FPGA Implementation of Associative Processors
    Tian, Hongzheng
    Fouda, Mohammed E.
    Seo, Minjun
    Kurdahi, F. J.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (05) : 1774 - 1778
  • [4] Wavelength-Reused Hierarchical Optical Network on Chip Architecture for Manycore Processors
    Liu, Feiyang
    Zhang, Haibo
    Chen, Yawen
    Huang, Zhiyi
    Gu, Huaxi
    [J]. IEEE TRANSACTIONS ON SUSTAINABLE COMPUTING, 2019, 4 (02): : 231 - 244
  • [5] Architecture and Network-on-Chip Implementation of a New Hierarchical Interconnection Network
    Awal, Md. Rabiul
    Rahman, M. M. Hafizur
    Nor, Rizal Mohd
    Sembok, Tengku Mohd Bin Tengku
    Akhand, M. A. H.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (02)
  • [6] Auditory perception architecture with spiking neural network and implementation on FPGA
    Deng, Bin
    Fan, Yanrong
    Wang, Jiang
    Yang, Shuangming
    [J]. NEURAL NETWORKS, 2023, 165 : 31 - 42
  • [7] FPGA based convolution and memory architecture for Convolutional Neural Network
    Shahan, K. A.
    Rani, Sheeba J.
    [J]. 2020 33RD INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2020 19TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2020, : 183 - 188
  • [8] A Single Layer Architecture to FPGA Implementation of BP Artificial Neural Network
    Liu Shoushan
    Chen Yan
    Xu Wenshang
    Zhang Tongjun
    [J]. 2010 2ND INTERNATIONAL ASIA CONFERENCE ON INFORMATICS IN CONTROL, AUTOMATION AND ROBOTICS (CAR 2010), VOL 2, 2010, : 258 - 264
  • [9] The hierarchical multi-bank DRAM: A high-performance architecture for memory integrated with processors
    Yamauchi, T
    Hammond, L
    Olukotun, K
    [J]. SEVENTEENTH CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 1997, : 303 - 319
  • [10] FPGA implementation of RISC-based memory-centric processor architecture
    Efnusheva, Danijela
    [J]. International Journal of Advanced Computer Science and Applications, 2019, 10 (09): : 6 - 17