Architecture, On-Chip Network and Programming Interface Concept for Multiprocessor System-on-Chip

被引:0
|
作者
Samman, Faisal Arya [1 ]
Dollak, Bjoern [2 ]
Antoni, Jonatan [2 ]
Hollstein, Thomas [3 ]
机构
[1] Univ Hasaimddin Makassar, Dept Elect Engn, Makassar, Indonesia
[2] Tech Univ Darmstadt, Germany Fachbereich Elektrotech & Informat Tech S, Darmstadt, Germany
[3] Univ Appl Sci, Frankfurt, Germany
关键词
Network-on-Chip; Many Core Processors; Application Programming Interface; Network Interface; COMMUNICATION; PERFORMANCE; CONTENTION;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a system architecture, data communnication scheme and application programming interface model or concept for a multiprocessor system based on a network-on-chip (NoC) platform. Each processing node connected to a mesh node has its own local (instruction and data) memory portion, and a global (shared) memory portion. The introduced communication scheme gives only a mimimum overhead in order to offer direct memory-to-memory data transfer. Each processor can make direct message delivery to another processor (producer initiated), or make a request to copy memory blocks from a remote processor (consumer initiated). The complete data transmission is handled by the network interface and a special memory controller. The network interface managed by the specialized memory controller can directly access the shared memory portion. Thus the processing node can continue its normal operation and will be not blocked during the data transfer process.
引用
收藏
页码:155 / 160
页数:6
相关论文
共 50 条
  • [21] A complete strategy for testing an on-chip multiprocessor architecture
    Aktouf, C
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (01): : 18 - 28
  • [22] Publish-Subscribe Programming for a NoC-based Multiprocessor System-on-Chip
    Hamerski, Jean Carlo
    Abich, Geancarlo
    Reis, Ricardo
    Ost, Luciano
    Amory, Alexandre
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 2663 - 2666
  • [23] Multiprocessor architectures for embedded system-on-chip applications
    Ravikumar, CP
    [J]. 17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 512 - 519
  • [24] A Predictive Thermal Model for Multiprocessor System-on-Chip
    Lei, Zhou
    Lin, Wei
    Ning, Wu
    Bin, Li
    [J]. WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2015, VOL I, 2015, : 27 - 32
  • [25] Multilevel communication modeling for Multiprocessor System-on-Chip
    Popovici, Katalin
    Jerraya, Ahmed Amine
    [J]. 2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 136 - +
  • [26] Abstract RTOS modelling for multiprocessor system-on-chip
    Madsen, J
    Virk, K
    Gonzales, M
    [J]. INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 147 - 150
  • [27] A Torus-Based Hierarchical Optical-Electronic Network-on-Chip for Multiprocessor System-on-Chip
    Ye, Yaoyao
    Xu, Jiang
    Wu, Xiaowen
    Zhang, Wei
    Liu, Weichen
    Nikdast, Mahdi
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2012, 8 (01)
  • [28] 3-D Mesh-Based Optical Network-on-Chip for Multiprocessor System-on-Chip
    Ye, Yaoyao
    Xu, Jiang
    Huang, Baihan
    Wu, Xiaowen
    Zhang, Wei
    Wang, Xuan
    Nikdast, Mahdi
    Wang, Zhehui
    Liu, Weichen
    Wang, Zhe
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 584 - 596
  • [29] On-chip digital power supply control for system-on-chip applications
    Meijer, M
    de Gyvez, JP
    Otten, R
    [J]. ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 311 - 314
  • [30] Core network interface architecture and latency constrained on-chip communication
    Bhojwani, Praveen
    Mahapatra, Rabi N.
    [J]. ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 358 - +