Architecture, On-Chip Network and Programming Interface Concept for Multiprocessor System-on-Chip

被引:0
|
作者
Samman, Faisal Arya [1 ]
Dollak, Bjoern [2 ]
Antoni, Jonatan [2 ]
Hollstein, Thomas [3 ]
机构
[1] Univ Hasaimddin Makassar, Dept Elect Engn, Makassar, Indonesia
[2] Tech Univ Darmstadt, Germany Fachbereich Elektrotech & Informat Tech S, Darmstadt, Germany
[3] Univ Appl Sci, Frankfurt, Germany
关键词
Network-on-Chip; Many Core Processors; Application Programming Interface; Network Interface; COMMUNICATION; PERFORMANCE; CONTENTION;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a system architecture, data communnication scheme and application programming interface model or concept for a multiprocessor system based on a network-on-chip (NoC) platform. Each processing node connected to a mesh node has its own local (instruction and data) memory portion, and a global (shared) memory portion. The introduced communication scheme gives only a mimimum overhead in order to offer direct memory-to-memory data transfer. Each processor can make direct message delivery to another processor (producer initiated), or make a request to copy memory blocks from a remote processor (consumer initiated). The complete data transmission is handled by the network interface and a special memory controller. The network interface managed by the specialized memory controller can directly access the shared memory portion. Thus the processing node can continue its normal operation and will be not blocked during the data transfer process.
引用
收藏
页码:155 / 160
页数:6
相关论文
共 50 条
  • [41] Interface circuit synthesis of system-on-chip
    Kao, Chi-Chou
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (07) : 957 - 970
  • [42] A Low-Power Fat Tree-based Optical Network-on-Chip for Multiprocessor System-on-Chip
    Gu, Huaxi
    Xu, Jiang
    Zhang, Wei
    [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 3 - +
  • [43] A system-level multiprocessor system-on-chip modeling framework
    Virk, K
    Madsen, J
    [J]. 2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 81 - 84
  • [44] On-chip communication network for flexible multiprocessor turbo decoding
    Moussa, Hazem
    Baghdadi, Amer
    Jezequel, Michel
    [J]. 2008 3RD INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES: FROM THEORY TO APPLICATIONS, VOLS 1-5, 2008, : 2291 - 2296
  • [45] Network-on-chip: A new paradigm for system-on-chip design
    Nurmi, Jari
    [J]. 2005 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2005, : 2 - 6
  • [46] Application Mapping and Scheduling for Network-on-Chip-Based Multiprocessor System-on-Chip With Fine-Grain Communication Optimization
    Yang, Lei
    Liu, Weichen
    Jiang, Weiwen
    Li, Mengquan
    Yi, Juan
    Sha, Edwin Hsing-Mean
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (10) : 3027 - 3040
  • [47] Contention-Aware Task and Communication Co-Scheduling for Network-on-Chip based Multiprocessor System-on-Chip
    Yang, Lei
    Liu, Weichen
    Jiang, Weiwen
    Yi, Juan
    Liu, Duo
    Zhuge, Qingfeng
    [J]. 2014 IEEE 20TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA), 2014,
  • [48] 3D Network-on-Chip with on-chip DRAM: An empirical analysis for future Chip Multiprocessor
    Xu, Thomas Canhao
    Yang, Bo
    Yin, Alexander Wei
    Liljeberg, Pasi
    Tenhunen, Hannu
    [J]. World Academy of Science, Engineering and Technology, 2010, 46 : 18 - 24
  • [49] HIBI Communication Network for System-on-Chip
    Erno Salminen
    Tero Kangas
    Timo D. Hämäläinen
    Jouni Riihimäki
    Vesa Lahtinen
    Kimmo Kuusilinna
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2006, 43 : 185 - 205
  • [50] On-chip multiprocessor with simultaneous multithreading
    Park, K
    Choi, SH
    Chung, Y
    Hahn, WJ
    Yoon, SH
    [J]. ETRI JOURNAL, 2000, 22 (04) : 13 - 24