A resource-shared VLIW processor for low-power on-chip multiprocessing in the nanometer era

被引:0
|
作者
Kobayashi, K [1 ]
Aramoto, M [1 ]
Onodera, H [1 ]
机构
[1] Kyoto Univ, Grad Sch Informat, Kyoto 6068501, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2005年 / E88C卷 / 04期
关键词
parallel processing; VLIW; SMT; low power; nanometer leakage power;
D O I
10.1093/ietele/e88-c.4.552
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a low-power resource-shared VLIW processor (RSVP) for future leaky nanometer process technologies. It consists of several single-way independent processor units (IPUs) that share parallel processor resources. Each IPU works as a variable-way VLIW processor sharing the parallel resources according to priorities of given tasks. RSVP allocates shared parallel resources to the IPUs cycle by cycle. It can minimize the number of NON that is wasting power. The performance per power (P-3) of a 4-parallel 4-way RSVP that corresponds to four 4-way VLIWs is 3.7% better than a conventional 4-parallel 4-way VLIW multiprocessor in the current 90 nm process. We estimate that the RSVP achieves 36% less leakage power and 28% better P-3 in the future 25 nm process. We have fabricated an RSVP test chip that contains two IPU and a shared resource equivalent to two 2way VLIWs in a 180 nm process. It is functional at 100 MHz clock speed and its power is 130 mW.
引用
收藏
页码:552 / 558
页数:7
相关论文
共 50 条
  • [41] Low-power and high-performance adaptive routing in on-chip networks
    Xiang, Dong
    Pan, Qunyang
    CCF TRANSACTIONS ON HIGH PERFORMANCE COMPUTING, 2019, 1 (02) : 92 - 110
  • [42] Neuromorphic Low-Power Inference on Memristive Crossbars With On-Chip Offset Calibration
    Mohan, Charanraj
    Camunas-Mesa, L. A.
    de la Rosa, Jose M.
    Vianello, Elisa
    Serrano-Gotarredona, Teresa
    Linares-Barranco, Bernabe
    IEEE ACCESS, 2021, 9 : 38043 - 38061
  • [43] Formal derivation of optimal active shielding for low-power on-chip buses
    IEEE
    不详
    不详
    不详
    不详
    不详
    不详
    不详
    1600, 821-835 (May 2006):
  • [44] Formal derivation of optimal active shielding for low-power on-chip buses
    Ghoneima, M
    Ismail, YI
    Khellah, MM
    Tschanz, JW
    De, V
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 25 (05) : 821 - 836
  • [45] Formal derivation of optimal active shielding for low-power on-chip buses
    Ghoneima, M
    Ismail, Y
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 800 - 807
  • [46] Low-power wireless on-chip microparticle manipulation with process variation compensation
    Kishiwada, Yasushi
    Iwasaki, Hirosuke
    Ueda, Shun
    Dei, Yoshiaki
    Miyawaki, Yusuke
    Matsuoka, Toshimasa
    IEICE ELECTRONICS EXPRESS, 2013, 10 (13):
  • [47] A Case of On-Chip Memory Subsystem Design for Low-Power CNN Accelerators
    Wang, Ying
    Li, Huawei
    Li, Xiaowei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (10) : 1971 - 1984
  • [48] Novel surface-micromachined low-power fuses for on-chip calibration
    Maier-Schneider, D
    Kolb, S
    Winkler, B
    Werner, WM
    SENSORS AND ACTUATORS A-PHYSICAL, 2002, 97-8 : 173 - 178
  • [49] Low-power on-chip bus architecture using dynamic relative delays
    Ghoneima, M
    Ismail, Y
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 233 - 236
  • [50] Serial-Link Bus: A Low-Power On-Chip Bus Architecture
    Ghoneima, Maged
    Ismail, Yehea
    Khellah, Muhammad M.
    Tschanz, James
    De, Vivek
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2020 - 2032