A resource-shared VLIW processor for low-power on-chip multiprocessing in the nanometer era

被引:0
|
作者
Kobayashi, K [1 ]
Aramoto, M [1 ]
Onodera, H [1 ]
机构
[1] Kyoto Univ, Grad Sch Informat, Kyoto 6068501, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2005年 / E88C卷 / 04期
关键词
parallel processing; VLIW; SMT; low power; nanometer leakage power;
D O I
10.1093/ietele/e88-c.4.552
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a low-power resource-shared VLIW processor (RSVP) for future leaky nanometer process technologies. It consists of several single-way independent processor units (IPUs) that share parallel processor resources. Each IPU works as a variable-way VLIW processor sharing the parallel resources according to priorities of given tasks. RSVP allocates shared parallel resources to the IPUs cycle by cycle. It can minimize the number of NON that is wasting power. The performance per power (P-3) of a 4-parallel 4-way RSVP that corresponds to four 4-way VLIWs is 3.7% better than a conventional 4-parallel 4-way VLIW multiprocessor in the current 90 nm process. We estimate that the RSVP achieves 36% less leakage power and 28% better P-3 in the future 25 nm process. We have fabricated an RSVP test chip that contains two IPU and a shared resource equivalent to two 2way VLIWs in a 180 nm process. It is functional at 100 MHz clock speed and its power is 130 mW.
引用
收藏
页码:552 / 558
页数:7
相关论文
共 50 条
  • [21] A High-Performance Low-Power Nanophotonic On-Chip Network
    Li, Zheng
    Wu, Jie
    Shang, Li
    Mickelson, Alan
    Vachharajani, Manish
    Filipovic, Dejan
    Park, Wounjhang
    Sun, Yihe
    ISLPED 09, 2009, : 291 - 294
  • [22] A Low-Power SerDes for High-Speed On-Chip Networks
    Park, Dongjun
    Yoon, Junsub
    Kim, Jongsun
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 252 - 253
  • [23] LOW-POWER CMOS/BICMOS DRIVERS AND RECEIVERS FOR ON-CHIP INTERCONNECTS
    BELLAOUAR, A
    ABUKHATER, IS
    ELMASRY, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (06) : 696 - 700
  • [24] Low-Power Reconfigurable Network Architecture for On-Chip Photonic Interconnects
    Artundo, I.
    Heirman, W.
    Debaes, C.
    Loperena, M.
    Van Campenhout, J.
    Thienpont, H.
    2009 17TH IEEE SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS (HOTI 2009), 2009, : 163 - +
  • [25] An adaptive low-power control scheme for on-chip network applications
    Hsu, Chun-Lung
    Cheng, Chang-Hsin
    Huang, Yu-Sheng
    Chen, Chih-Jung
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 113 - +
  • [26] On-chip voltage down converter for low-power digital system
    Jou, SJ
    Chen, TS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (05): : 617 - 625
  • [27] Low-power crosstalk avoidance encoding for on-chip data buses
    Zhang, Qingli
    Wang, Jinxiang
    Ye, Yizheng
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1611 - +
  • [28] Low-power and Real-time Computer Vision On-chip
    Pang, Wei
    Huang, Hantao
    An, Fengwei
    Yu, Hao
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 43 - 44
  • [29] Precharged SRAM cell for ultra low-power on-chip cache
    Aly, RE
    Bayoumi, MA
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 95 - 98
  • [30] Low-cost low-power UHF RFID tag with on-chip antenna
    奚经天
    闫娜
    车文毅
    徐琮辉
    王肖
    杨玉庆
    菅洪彦
    闵昊
    半导体学报, 2009, 30 (07) : 135 - 140