Scaling Rules for the Energy of Decoder Circuits

被引:0
|
作者
Blake, Christopher G. [1 ]
Kschischang, Frank R. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 1A1, Canada
关键词
Energy; decoders; circuits; LDPC;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A standard VLSI model is used to derive universal lower bounds on the energy of decoder circuits. In the circuit model used, the product of the circuit area and number of clock cycles, or the area-time complexity is proportional to the energy of computation. Lower bounds as a function of block length n are presented for three different circuit paradigms. Firstly, for circuits that compute in parallel, an Omega (n(log n)(1/2)) scaling rule is shown. Secondly, for circuits that compute serially, an Omega (n log n) lower bound is presented. Thirdly, for a sequence of decoding circuits in which the number of output pins grows arbitrarily with block length, the energy is shown to grow as Omega(n(log n)(1/5)). In addition, it is shown that the energy complexity of almost all LDPC decoders that can get close to capacity and whose Tanner graphs are generated according to a uniform standard configuration model must take Omega(n(2)) area to implement directly.
引用
收藏
页码:1437 / 1441
页数:5
相关论文
共 50 条
  • [41] SOME GENERAL SCALING RULES IN HIGH-ENERGY HEAVY-ION REACTIONS
    ANDERSSON, B
    IDH, J
    OTTERLUND, I
    STENLUND, E
    NUCLEAR PHYSICS A, 1989, 496 (04) : 781 - 794
  • [42] Scaling-based watermarking with universally optimum decoder
    Akhaee, Mohammad Ali
    Sahraeian, Sayed Mohammad Ebrahim
    MULTIMEDIA TOOLS AND APPLICATIONS, 2015, 74 (15) : 5995 - 6018
  • [43] Novel Quaternary Quantum Decoder, Multiplexer and Demultiplexer Circuits
    Haghparast, Majid
    Monfared, Asma Taheri
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2017, 56 (05) : 1694 - 1707
  • [44] The decoder of trellis code implemented by CMOS analog circuits
    Yang, Shuhui
    Li, Denghua
    Qiu, Yulin
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 898 - 901
  • [45] Reversible Realization of Quaternary Decoder, Multiplexer, and Demultiplexer Circuits
    Khan, Mozammel H. A.
    38TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2008), 2008, : 208 - 213
  • [46] Energy-Quality Scalable Integrated Circuits and Systems: Continuing Energy Scaling in the Twilight of Moore's Law
    Alioto, Massimo
    De, Vivek
    Marongiu, Andrea
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2018, 8 (04) : 653 - 678
  • [47] Voltage scaling, wire sizing and repeater insertion design rules for wave-pipelined VLSI global interconnect circuits
    Deodhar, VV
    Davis, JA
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 592 - 597
  • [48] RELIABLE SCALING CIRCUITS FOR DECADE TUBES
    BAKER, JC
    EICHHOLZ, GG
    NUCLEONICS, 1954, 12 (04): : 44 - 49
  • [49] Physical limits for scaling of integrated circuits
    Nawrocki, Waldemar
    INTERNATIONAL CONFERENCE ON THEORETICAL PHYSICS DUBNA-NANO 2010, 2010, 248