Scaling Rules for the Energy of Decoder Circuits

被引:0
|
作者
Blake, Christopher G. [1 ]
Kschischang, Frank R. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 1A1, Canada
关键词
Energy; decoders; circuits; LDPC;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A standard VLSI model is used to derive universal lower bounds on the energy of decoder circuits. In the circuit model used, the product of the circuit area and number of clock cycles, or the area-time complexity is proportional to the energy of computation. Lower bounds as a function of block length n are presented for three different circuit paradigms. Firstly, for circuits that compute in parallel, an Omega (n(log n)(1/2)) scaling rule is shown. Secondly, for circuits that compute serially, an Omega (n log n) lower bound is presented. Thirdly, for a sequence of decoding circuits in which the number of output pins grows arbitrarily with block length, the energy is shown to grow as Omega(n(log n)(1/5)). In addition, it is shown that the energy complexity of almost all LDPC decoders that can get close to capacity and whose Tanner graphs are generated according to a uniform standard configuration model must take Omega(n(2)) area to implement directly.
引用
收藏
页码:1437 / 1441
页数:5
相关论文
共 50 条
  • [31] Scaling up genelet circuits
    Jongmin Kim
    Friedrich C. Simmel
    Nature Chemistry, 2022, 14 : 1210 - 1211
  • [32] Scaling Principles of Distributed Circuits
    Srinivasan, Shyam
    Stevens, Charles F.
    CURRENT BIOLOGY, 2019, 29 (15) : 2533 - +
  • [33] Scaling Rules for Telegraph Noise
    Walczak, Kamil
    Reinecke, Thomas L.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (06) : 1224 - 1230
  • [34] LATTICE RULES BY COMPONENT SCALING
    LYNESS, JN
    SOREVIK, T
    MATHEMATICS OF COMPUTATION, 1993, 61 (204) : 799 - 820
  • [35] Scaling Rules of SERS Intensity
    Nishijima, Yoshiaki
    Hashimoto, Yoshikazu
    Rosa, Lorenzo
    Khurgin, Jacob B.
    Juodkazis, Saulius
    ADVANCED OPTICAL MATERIALS, 2014, 2 (04): : 382 - 388
  • [36] A Closed-form Energy Model for VLSI Circuits under Wide Voltage Scaling
    Jain, Saurabh
    Alioto, Massimo
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 548 - 551
  • [38] Scaling-based watermarking with universally optimum decoder
    Mohammad Ali Akhaee
    Sayed Mohammad Ebrahim Sahraeian
    Multimedia Tools and Applications, 2015, 74 : 5995 - 6018
  • [39] Reversible Realization of Quaternary Decoder, Multiplexer, and Demultiplexer Circuits
    Khan, Mozammel H. A.
    ENGINEERING LETTERS, 2007, 15 (02)
  • [40] Novel Quaternary Quantum Decoder, Multiplexer and Demultiplexer Circuits
    Majid Haghparast
    Asma Taheri Monfared
    International Journal of Theoretical Physics, 2017, 56 : 1694 - 1707