An 8-b 250-Msample/s Power Optimized Pipelined A/D Converter in 0.18-μm CMOS

被引:0
|
作者
Hati, Manas Kumar [1 ]
Bhattacharyya, Tarun K. [1 ]
机构
[1] IIT Kharagpur, Adv Technol Dev Ctr, Kharagpur 721302, W Bengal, India
关键词
Analog to digital converter; DSSH; multiplying digital to analog converter (MDAC); figure of merit (FoM); dynamic comparator; ADCS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The optimal pipeline analog to digital converter (ADC) architectures are analysed to determine the optimal partitioning and particular bits per stage for power optimization purpose. It is found in our design that the multi bit partitioning with 2.5 bits per stage resolution, is optimum in terms of power consumption compare to the 1.5 bits per stage for an 8-bit pipeline ADCs circuit. The optimal partitioning of the 8-bit ADC is realized with 2.5-2.5-2.5-2 cascading stages and another topology with 1.5-1.5-1.5-1.5-1.5-1.5-2 cascading stages employed with double sampling sample hold (DSSH) architecture. ADCs are implemented in 0.18 pm CMOS and 8-bit with 2.5 bits/stage resolution ADCs achieved 43 dB SINAD, 50.78 dB spurious free dynamic range (SFDR) for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 27 mW from a 1.8 V power supply. An 8-bit 1.5 bits/stage resolution ADC with the same technology process achieved 47.20 dB SINAD, 60.6 dB SFDR for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 49 mW from a 1.8 V power supply.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A 14b 250MSps Pipelined ADC with Digital Self-calibration in 0.18μm CMOS Process
    LIU Haitao
    WU Junjie
    ZHANG Lizheng
    DENG Qing
    SUN Jie
    ChineseJournalofElectronics, 2018, 27 (03) : 535 - 539
  • [22] A 14b 250MSps Pipelined ADC with Digital Self-calibration in 0.18μm CMOS Process
    Liu Haitao
    Wu Junjie
    Zhang Lizheng
    Deng Qing
    Sun Jie
    CHINESE JOURNAL OF ELECTRONICS, 2018, 27 (03) : 535 - 539
  • [23] 5V 8b 40MSample/s pipelined analog-to-digital converter
    Xue, L
    Shen, YZ
    Zhang, XM
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1559 - 1562
  • [24] A 12-B 5-MSAMPLE/S 2-STEP CMOS A/D CONVERTER
    RAZAVI, B
    WOOLEY, BA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) : 1667 - 1678
  • [25] A 9-b 400 msample/s pipelined analog-to-digital converter in 90nm CMOS1
    Peach, CT
    Ravi, A
    Bishop, R
    Soumyanath, K
    Allstot, DJ
    ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, : 535 - 538
  • [26] MDAC Design for an 8-bit 40 MS/s Pipelined ADC in a 0.18μm CMOS Process
    Dendouga, Abdelghani
    Oussalah, Slimane
    Lakhdar, Nacereddine
    Lakehal, Brahim
    2018 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICCEE), 2018, : 160 - 162
  • [27] A 1.8V 100mW 12bits 80Msample/s two-step ADC in 0.18-μm CMOS
    Zjajo, A
    van der Ploeg, H
    Vertregt, M
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 241 - 244
  • [28] A 200 mW, 1 Msample/s, 16-b pipelined A/D converter with on-chip 32-b microcontroller
    Mayes, MK
    Chin, SW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (12) : 1862 - 1872
  • [29] 100-MS/s 14-b Track-and-Hold amplifier in 0.18-μm CMOS
    Vecchi, D
    Azzolini, C
    Boni, A
    Chaahoub, F
    Crespi, L
    ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, : 259 - 262
  • [30] A 25-MS/s 14-b 200-mW ΣΔ modulator in 0.18-μm CMOS
    Balmelli, P
    Huang, QT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) : 2161 - 2169