An 8-b 250-Msample/s Power Optimized Pipelined A/D Converter in 0.18-μm CMOS

被引:0
|
作者
Hati, Manas Kumar [1 ]
Bhattacharyya, Tarun K. [1 ]
机构
[1] IIT Kharagpur, Adv Technol Dev Ctr, Kharagpur 721302, W Bengal, India
关键词
Analog to digital converter; DSSH; multiplying digital to analog converter (MDAC); figure of merit (FoM); dynamic comparator; ADCS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The optimal pipeline analog to digital converter (ADC) architectures are analysed to determine the optimal partitioning and particular bits per stage for power optimization purpose. It is found in our design that the multi bit partitioning with 2.5 bits per stage resolution, is optimum in terms of power consumption compare to the 1.5 bits per stage for an 8-bit pipeline ADCs circuit. The optimal partitioning of the 8-bit ADC is realized with 2.5-2.5-2.5-2 cascading stages and another topology with 1.5-1.5-1.5-1.5-1.5-1.5-2 cascading stages employed with double sampling sample hold (DSSH) architecture. ADCs are implemented in 0.18 pm CMOS and 8-bit with 2.5 bits/stage resolution ADCs achieved 43 dB SINAD, 50.78 dB spurious free dynamic range (SFDR) for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 27 mW from a 1.8 V power supply. An 8-bit 1.5 bits/stage resolution ADC with the same technology process achieved 47.20 dB SINAD, 60.6 dB SFDR for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 49 mW from a 1.8 V power supply.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] A 0.18 μm CMOS pipelined encoder for a 5 GS/s 4-bit flash analogue-to-digital converter
    Sheikhaei, S
    Mirabbasi, S
    Ivanov, A
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2005, 30 (04): : 183 - 187
  • [32] 2 V, 10 b, 20 Msample/s, mixed-mode subranging CMOS A/D converter
    NEC Corp, Kanagawa, Japan
    IEEE J Solid State Circuits, 12 (1533-1537):
  • [33] A 2 V, 10 b, 20 msample/s, mixed-mode subranging CMOS A/D converter
    Yotsuyanagi, M
    Hasegawa, H
    Yamaguchi, M
    Ishida, M
    Sone, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) : 1533 - 1537
  • [34] A 10-B 50-MHZ PIPELINED CMOS A/D CONVERTER WITH S/H
    YOTSUYANAGI, M
    ETOH, T
    HIRATA, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (03) : 292 - 300
  • [35] A mixed-signal 0.18-μm CMOS SoC for DVD systems with 432-MSample/s PRML read channel and 16-Mb embedded DRAM
    Yamamoto, T
    Gotoh, SI
    Takahashi, T
    Irie, K
    Ohshima, K
    Mimura, N
    Aida, K
    Maeda, T
    Sushihara, K
    Okamoto, Y
    Tai, Y
    Usui, M
    Nakajima, T
    Ochi, T
    Komichi, K
    Matsuzawa, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (11) : 1785 - 1794
  • [36] A 6-b 1.6-Gsample/s flash ADC in 0.18-μm CMOS using averaging termination
    Scholtens, PCS
    Vertregt, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1599 - 1609
  • [37] An 8b 125Msample/s 71mW A/D converter with 1.8v power supply
    Wang, ZG
    Chen, C
    Ren, JY
    Xu, J
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 651 - 654
  • [38] A 10b 150MS/s 123mW 0.18μm CMOS pipelined ADC
    Yoo, SM
    Park, JB
    Yang, HS
    Bael, HH
    Moon, KH
    Park, HJ
    Lee, SH
    Kim, JH
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 326 - +
  • [39] A 4-bit 5GS/s flash A/D converter in 0.18μm CMOS
    Sheikhaei, S
    Mirabbasi, S
    Ivanov, A
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 6138 - 6141
  • [40] Sample-hold Circuit and Stage Circuits in a Traditional 12-b 80-Msample/s Pipelined A/D Converter
    Jiang, Xiang
    Cheng, Jun
    Lie, Liang
    Zhang, Ting
    Gong, Liao
    Ma, Qiyun
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,