Reliability evaluation of logic circuits using probabilistic gate models

被引:92
|
作者
Han, Jie [1 ]
Chen, Hao [1 ]
Boykin, Erin [2 ]
Fortes, Jose [2 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
关键词
TOLERANT LOGIC; REDUNDANT;
D O I
10.1016/j.microrel.2010.07.154
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Logic circuits built using nanoscale technologies have significant reliability limitations due to fundamental physical and manufacturing constraints of their constituent devices. This paper presents a probabilistic gate model (PGM), which relates the output probability to the error and input probabilities of an unreliable logic gate. The PGM is used to obtain computational algorithms, one being approximate and the other accurate, for the evaluation of circuit reliability. The complexity of the approximate algorithm, which does not consider dependencies among signals, increases linearly with the number of gates in a circuit. The accurate algorithm, which accounts for signal dependencies due to reconvergent fanouts and/or correlated inputs, has a worst-case complexity that is exponential in the numbers of dependent reconvergent fanouts and correlated inputs. By leveraging the fact that many large circuits consist of common logic modules, a modular approach that hierarchically decomposes a circuit into smaller modules and subsequently applies the accurate PGM algorithm to each module, is further proposed. Simulation results are presented for applications on the LGSynth91 and ISCAS85 benchmark circuits. It is shown that the modular PGM approach provides highly accurate results with a moderate computational complexity. It can further be embedded into an early design flow and is scalable for use in the reliability evaluation of large circuits. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:468 / 476
页数:9
相关论文
共 50 条
  • [1] Reliability Analysis of Logic Circuits Using Probabilistic Techniques
    Grandhi, Satish
    Spagnol, Christian
    Popovici, Emanuel
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [2] Reliability Evaluation of Multivalued Logic Circuits via Probabilistic Transfer Matrices
    Abbasinasab, Ali
    Yanushkevich, Svetlana N.
    2012 25TH IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2012,
  • [3] Reliability Analysis of Logic Circuits Using Binary Probabilistic Transfer Matrix
    Zandevakili, Hamed
    Mahani, Ali
    Saneei, Mohsen
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [4] An efficient probabilistic method for logic circuits using real delay gate model
    Theodoridis, G
    Theoharis, S
    Soudris, D
    Stouraitis, T
    Goutis, C
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 286 - 289
  • [5] Efficient probabilistic method for logic circuits using real delay gate model
    Theodoridis, G.
    Theoharis, S.
    Soudris, D.
    Stouraitis, T.
    Goutis, C.
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1
  • [6] RELIABILITY OF PROBABILISTIC LOGIC-CIRCUITS WITH RANDOM INPUTS
    AGGARWAL, KK
    MICROELECTRONICS AND RELIABILITY, 1976, 15 (06): : 627 - 628
  • [7] RELIABILITY EVALUATION OF LOGIC-CIRCUITS
    ROCA, JL
    MICROELECTRONICS AND RELIABILITY, 1985, 25 (02): : 257 - 260
  • [8] Reliability Estimation of Approximate Circuits Based on Probabilistic Gate Model
    Wang, Tao
    Jiang, Jianhui
    Wang, Zhen
    2019 IEEE 24TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC 2019), 2019, : 55 - 56
  • [9] Probabilistic transfer matrices in symbolic reliability analysis of logic circuits
    Krishnaswamy, Smita
    Viamontes, George F.
    Markov, Igor L.
    Hayes, John P.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (01)
  • [10] Signal probability for reliability evaluation of logic circuits
    Franco, Denis Teixeira
    Vasconcelos, Mai Correia
    Naviner, Lirida
    Naviner, Jean-Francois
    MICROELECTRONICS RELIABILITY, 2008, 48 (8-9) : 1586 - 1591