Reliability evaluation of logic circuits using probabilistic gate models

被引:92
|
作者
Han, Jie [1 ]
Chen, Hao [1 ]
Boykin, Erin [2 ]
Fortes, Jose [2 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
关键词
TOLERANT LOGIC; REDUNDANT;
D O I
10.1016/j.microrel.2010.07.154
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Logic circuits built using nanoscale technologies have significant reliability limitations due to fundamental physical and manufacturing constraints of their constituent devices. This paper presents a probabilistic gate model (PGM), which relates the output probability to the error and input probabilities of an unreliable logic gate. The PGM is used to obtain computational algorithms, one being approximate and the other accurate, for the evaluation of circuit reliability. The complexity of the approximate algorithm, which does not consider dependencies among signals, increases linearly with the number of gates in a circuit. The accurate algorithm, which accounts for signal dependencies due to reconvergent fanouts and/or correlated inputs, has a worst-case complexity that is exponential in the numbers of dependent reconvergent fanouts and correlated inputs. By leveraging the fact that many large circuits consist of common logic modules, a modular approach that hierarchically decomposes a circuit into smaller modules and subsequently applies the accurate PGM algorithm to each module, is further proposed. Simulation results are presented for applications on the LGSynth91 and ISCAS85 benchmark circuits. It is shown that the modular PGM approach provides highly accurate results with a moderate computational complexity. It can further be embedded into an early design flow and is scalable for use in the reliability evaluation of large circuits. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:468 / 476
页数:9
相关论文
共 50 条
  • [21] Towards Reliability Improvement for Nanoelectronic Circuits Using Gate Replication
    Chen, Chunhong
    Zhou, Feng
    2007 7TH IEEE CONFERENCE ON NANOTECHNOLOGY, VOL 1-3, 2007, : 601 - +
  • [22] Fast and Accurate Back Propagation Method for Reliability Evaluation of Logic Circuits
    Stempkovskiy, Alexander
    Telpukhov, Dmitry
    Nadolenko, Vladislav
    PROCEEDINGS OF THE 2018 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2018, : 1424 - 1429
  • [23] RECURSIVE ENUMERATION OF STATE GRAPHS FOR THE RELIABILITY EVALUATION OF LOGIC-CIRCUITS
    DOKOUZGIANNIS, SP
    KONTOLEON, JM
    MICROELECTRONICS AND RELIABILITY, 1988, 28 (01): : 101 - 117
  • [24] Reliability evaluation of logic circuits based on transient faults propagation metrics
    Cai, Shuo
    Yu, Fei
    Wang, Weizheng
    Liu, Tieqiao
    Liu, Peng
    Wang, Wei
    IEICE ELECTRONICS EXPRESS, 2017, 14 (07):
  • [25] Probabilistic Error Propagation in Logic Circuits Using the Boolean Difference Calculus
    Mohyuddin, Nasir
    Pakbaznia, Ehsan
    Pedram, Massoud
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 7 - 13
  • [26] RELIABILITY ESTIMATION FOR PROBABILISTIC SWITCHING CIRCUITS
    AGGARWAL, KK
    ELECTRONICS LETTERS, 1973, 9 (19) : 441 - 442
  • [27] RELIABILITY OF LOGIC CIRCUITS WITH RANDOM INPUTS
    AGGARWAL, KK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1975, 39 (04) : 459 - 464
  • [28] RELIABILITY ANALYSIS OF LOGIC-CIRCUITS
    DESMARAIS, P
    KRIEGER, M
    MICROELECTRONICS AND RELIABILITY, 1977, 16 (01): : 29 - 33
  • [29] SEQUENTIAL LOGIC CIRCUITS RELIABILITY ANALYSIS
    Jahanirad, Hadi
    Mohammadi, Karim
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2012, 21 (05)
  • [30] LOGIC GATE CIRCUITS AS MODEL OF BINARY BOOLEANALGEBRA
    FEELEY, RP
    MCGINNIS, EA
    AMERICAN JOURNAL OF PHYSICS, 1964, 32 (03) : 240 - &