Reliability evaluation of logic circuits using probabilistic gate models

被引:92
|
作者
Han, Jie [1 ]
Chen, Hao [1 ]
Boykin, Erin [2 ]
Fortes, Jose [2 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
关键词
TOLERANT LOGIC; REDUNDANT;
D O I
10.1016/j.microrel.2010.07.154
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Logic circuits built using nanoscale technologies have significant reliability limitations due to fundamental physical and manufacturing constraints of their constituent devices. This paper presents a probabilistic gate model (PGM), which relates the output probability to the error and input probabilities of an unreliable logic gate. The PGM is used to obtain computational algorithms, one being approximate and the other accurate, for the evaluation of circuit reliability. The complexity of the approximate algorithm, which does not consider dependencies among signals, increases linearly with the number of gates in a circuit. The accurate algorithm, which accounts for signal dependencies due to reconvergent fanouts and/or correlated inputs, has a worst-case complexity that is exponential in the numbers of dependent reconvergent fanouts and correlated inputs. By leveraging the fact that many large circuits consist of common logic modules, a modular approach that hierarchically decomposes a circuit into smaller modules and subsequently applies the accurate PGM algorithm to each module, is further proposed. Simulation results are presented for applications on the LGSynth91 and ISCAS85 benchmark circuits. It is shown that the modular PGM approach provides highly accurate results with a moderate computational complexity. It can further be embedded into an early design flow and is scalable for use in the reliability evaluation of large circuits. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:468 / 476
页数:9
相关论文
共 50 条
  • [41] Probabilistic models for Reo connector circuits
    Baier, C
    JOURNAL OF UNIVERSAL COMPUTER SCIENCE, 2005, 11 (10) : 1718 - 1748
  • [42] Learning probabilistic logic models from probabilistic examples
    Chen, Jianzhong
    Muggleton, Stephen
    Santos, Jose
    MACHINE LEARNING, 2008, 73 (01) : 55 - 85
  • [43] Reliability Estimation of Logic Circuits at the Transistor Level
    Jahanirad, H.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (05) : 2507 - 2534
  • [44] Accurate and scalable reliability analysis of logic circuits
    Choudhury, Mihir R.
    Mohanram, Kartik
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1454 - 1459
  • [45] Reconfiguration of Power Distribution Systems using Probabilistic Reliability Models
    Amanulla, B.
    Chakrabarti, S.
    Singh, S. N.
    2011 IEEE POWER AND ENERGY SOCIETY GENERAL MEETING, 2011,
  • [46] RELIABILITY OF LOGIC CIRCUITS USED IN AUTOMATED SYSTEMS
    DIATCU, E
    DOBRESCU, DN
    AUTOMATISME, 1970, 15 (04): : 160 - &
  • [47] Reliability and Prospects of Logic-in-Memory Circuits
    Zanotti, Tommaso
    6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 369 - 371
  • [48] Pure Magnetic Logic Circuits: A Reliability Analysis
    Jamshidi, Vahid
    Fazeli, Mahdi
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (10)
  • [49] Evaluation of Technology Using Probabilistic Decision Models
    Phillips, M.
    MEDICAL PHYSICS, 2012, 39 (06) : 3754 - 3754
  • [50] Reliability Estimation of Logic Circuits at the Transistor Level
    H. Jahanirad
    Circuits, Systems, and Signal Processing, 2021, 40 : 2507 - 2534