Architecture of an image rendering co-processor for MPEG-4 systems

被引:3
|
作者
Berekovic, M [1 ]
Pirsch, P [1 ]
Selinger, T [1 ]
Wels, KI [1 ]
Miro, C [1 ]
Lafage, A [1 ]
Heer, C [1 ]
Ghigo, G [1 ]
机构
[1] Leibniz Univ Hannover, Informat Technol Lab, D-30167 Hannover, Germany
关键词
D O I
10.1109/ASAP.2000.862374
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The TANGRAM VLSI co-processor is intended as a building block for use in system-on-chip (SOC) designs for the versatile MPEG-I multimedia standard. II is designed to perform the computation intensive final step of MPEG-4 video decoding: compositing of scenes at the display. This includes warping and alpha blending of multiple full-screen video textures in real-lime. TANGRAM consists of a RISC control processor and multiple powerful arithmetic units that perform rendering calculations directly in hardware. This hybrid architecture enables adaptation to changes in algorithms or software support for different video-formats. Communication to a host CPU and video decoding hardware is done via the very common PI-bus on-chip interface. TANGRAM directly interfaces with the ITU-R601/656 digital video output. VHDL implementation and synthesis for a 0.35 mu standard-cell library provide an estimate of 100 MHz achievable clock-frequency (worst-case), 52 mm2 overall area and 1 Watt power dissipation. TANGRAM I has sufficient performance for rendering of MPEG-4 Main Profile@Layer3 scenes (CCIR).
引用
收藏
页码:15 / 24
页数:10
相关论文
共 50 条
  • [21] MPEG-4 systems systems
    Eleftheriadis, A
    [J]. MULTIMEDIA SYSTEMS AND APPLICATIONS III, 2001, 4209 : 1 - 12
  • [22] A Unified Co-Processor Architecture for Matrix Decomposition
    Dou, Yong
    Zhou, Jie
    Wu, Gui-Ming
    Jiang, Jing-Fei
    Lei, Yuan-Wu
    Ni, Shi-Ce
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2010, 25 (04) : 874 - 885
  • [23] Architecture design, system implementation, and applications of MPEG-4 systems
    Tung, YS
    Wu, JL
    [J]. PROCEEDINGS OF WORKSHOP AND EXHIBITION ON MPEG-4, 2002, : 37 - 40
  • [24] Architecture design of an MPEG-4 system
    Tung, YS
    Wu, JL
    Ho, CC
    [J]. IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - 2000 DIGEST OF TECHNICAL PAPERS, 2000, : 122 - 123
  • [25] Client architecture for MPEG-4 streaming
    Xu, HF
    Diamand, J
    Luthra, A
    [J]. IEEE MULTIMEDIA, 2004, 11 (02) : 16 - 23
  • [26] Motion estimation architecture for MPEG-4
    Chandrasekhar, L
    Panchanathan, S
    [J]. PARALLEL AND DISTRIBUTED METHODS FOR IMAGE PROCESSING III, 1999, 3817 : 14 - 25
  • [27] Architecture design of MDCT-based Psychoacoustic Model co-processor in MPEG advanced audio coding
    Tsai, TH
    Huang, SW
    Wang, YW
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 761 - 764
  • [28] MPEG-4 systems: Overview
    Avaro, O
    Eleftheriadis, A
    Herpel, C
    Rajan, G
    Ward, L
    [J]. SIGNAL PROCESSING-IMAGE COMMUNICATION, 2000, 15 (4-5) : 281 - 298
  • [29] Viterbi decoding on a co-processor architecture with vector parallelism
    Engin, N
    van Berkel, K
    [J]. SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 334 - 339
  • [30] A parallel co-processor architecture for block cipher processing
    Yu, Xue-Rong
    Dai, Zi-Bin
    Yang, Xiao-Hui
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 842 - 845