Architecture of an image rendering co-processor for MPEG-4 systems

被引:3
|
作者
Berekovic, M [1 ]
Pirsch, P [1 ]
Selinger, T [1 ]
Wels, KI [1 ]
Miro, C [1 ]
Lafage, A [1 ]
Heer, C [1 ]
Ghigo, G [1 ]
机构
[1] Leibniz Univ Hannover, Informat Technol Lab, D-30167 Hannover, Germany
关键词
D O I
10.1109/ASAP.2000.862374
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The TANGRAM VLSI co-processor is intended as a building block for use in system-on-chip (SOC) designs for the versatile MPEG-I multimedia standard. II is designed to perform the computation intensive final step of MPEG-4 video decoding: compositing of scenes at the display. This includes warping and alpha blending of multiple full-screen video textures in real-lime. TANGRAM consists of a RISC control processor and multiple powerful arithmetic units that perform rendering calculations directly in hardware. This hybrid architecture enables adaptation to changes in algorithms or software support for different video-formats. Communication to a host CPU and video decoding hardware is done via the very common PI-bus on-chip interface. TANGRAM directly interfaces with the ITU-R601/656 digital video output. VHDL implementation and synthesis for a 0.35 mu standard-cell library provide an estimate of 100 MHz achievable clock-frequency (worst-case), 52 mm2 overall area and 1 Watt power dissipation. TANGRAM I has sufficient performance for rendering of MPEG-4 Main Profile@Layer3 scenes (CCIR).
引用
收藏
页码:15 / 24
页数:10
相关论文
共 50 条
  • [31] Dynamic co-processor architecture for software acceleration on CSoCs
    Mitra, Abhishek
    Guo, Zhi
    Banerjee, Anirban
    Najjar, Walid
    [J]. PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 127 - 133
  • [32] MPEG-4 synthetic image coding
    NTT Human Interface Laboratories, Yokosuka, Japan
    [J]. Kyokai Joho Imeji Zasshi, 12 (1986-1988):
  • [33] A reconfigurable digital signal processor architecture for high-efficiency MPEG-4 video encoding
    Chen, LH
    Liu, WL
    Chen, OTC
    Ma, RL
    [J]. IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I AND II, PROCEEDINGS, 2002, : A165 - A168
  • [34] An architecture for MPEG-4 binary shape decoder
    Thinakaran, J
    Ho, DJ
    Ling, N
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 457 - 460
  • [35] VLSI architecture of a MPEG-4 visual renderer
    Nguyen-Phuc, QL
    Sorolla, CM
    [J]. SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 309 - 320
  • [36] A scalable architecture for MPEG-4 wavelet quantization
    Vanhoof, B
    Peón, M
    Lafruit, G
    Bormans, J
    Nachtergaele, L
    Bolsens, I
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1999, 23 (01): : 93 - 107
  • [37] A Scalable Architecture for MPEG-4 Wavelet Quantization
    Bart Vanhoof
    Mercedes Peón
    Gauthier Lafruit
    Jan Bormans
    Lode Nachtergaele
    Ivo Bolsens
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 1999, 23 : 93 - 107
  • [38] Animation framework for MPEG-4 systems
    Bourges-Sévenier, M
    Jang, ES
    Kim, JDK
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, PROCEEDINGS VOLS I-III, 2000, : 1115 - 1118
  • [39] CUBA: An Architecture for Efficient CPU/Co-processor Data Communication
    Gelado, Isaac
    Kelm, John H.
    Ryoo, Shane
    Lurnetta, Steven S.
    Navarro, Nacho
    Hwu, Wen-mei W.
    [J]. ICS'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL CONFERENCE ON SUPERCOMPUTING, 2008, : 299 - +
  • [40] MPEG-4 systems, concepts and implementation
    Casalino, F
    Franceschini, G
    Quaglia, M
    [J]. MULTIMEDIA APPLICATIONS, SERVICES AND TECHNIQUES - ECMAST'98, 1998, 1425 : 504 - 517