共 50 条
- [31] Dynamic co-processor architecture for software acceleration on CSoCs [J]. PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 127 - 133
- [33] A reconfigurable digital signal processor architecture for high-efficiency MPEG-4 video encoding [J]. IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I AND II, PROCEEDINGS, 2002, : A165 - A168
- [34] An architecture for MPEG-4 binary shape decoder [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 457 - 460
- [35] VLSI architecture of a MPEG-4 visual renderer [J]. SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 309 - 320
- [36] A scalable architecture for MPEG-4 wavelet quantization [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1999, 23 (01): : 93 - 107
- [37] A Scalable Architecture for MPEG-4 Wavelet Quantization [J]. Journal of VLSI signal processing systems for signal, image and video technology, 1999, 23 : 93 - 107
- [38] Animation framework for MPEG-4 systems [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, PROCEEDINGS VOLS I-III, 2000, : 1115 - 1118
- [39] CUBA: An Architecture for Efficient CPU/Co-processor Data Communication [J]. ICS'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL CONFERENCE ON SUPERCOMPUTING, 2008, : 299 - +
- [40] MPEG-4 systems, concepts and implementation [J]. MULTIMEDIA APPLICATIONS, SERVICES AND TECHNIQUES - ECMAST'98, 1998, 1425 : 504 - 517