共 50 条
- [31] Fractional rate phase detectors for clock and data recovery IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 313 - 316
- [32] A 10Gbps Half-Rate Digital Clock and Data Recovery Circuit for 60GHz Receiver in 65nm CMOS 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 554 - 556
- [33] Analysis of phase noise due to bang-bang phase detector in PLL-based clock and data recovery circuits PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 617 - 620
- [34] Comparative robustness of CMEL phase detectors for clock and data recovery circuits ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 305 - 310
- [35] A Half-rate Bang-bang Clock and Data Recovery Circuit for 56 Gb/s PAM4 Receiver in 65 nm CMOS 2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 28 - 31
- [36] Low-Power Half-Rate Dual-Loop Clock-Recovery System in 28-nm FDSOI 2018 IEEE 9TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2018, : 59 - 62
- [37] 10 Gb/s Linear Full-Rate CMOS Phase Detector for Clock Data Recovery Circuit Analog Integrated Circuits and Signal Processing, 2005, 45 : 191 - 196
- [39] Low-Jitter, Plain Vanilla CMOS CDR with Half-Rate Linear PD and Half Rate Frequency Detector 2017 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2017, : 202 - 207
- [40] A 2.5-Gb/s CMOS clock and data recovery circuit with a 1/4 rate linear phase detector and lock detector PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 175 - +