Multilevel Half-Rate Phase Detector for Clock and Data Recovery Circuits

被引:5
|
作者
Gimeno, Cecilia [1 ]
Bol, David [1 ]
Flandre, Denis [1 ]
机构
[1] Catholic Univ Louvain, ICTEAM Inst, B-1348 Louvain La Neuve, Belgium
关键词
Clock and data recovery (CDR) circuits; half-rate (HR) phase detector (PD); multilevel (ML); LOCKED-LOOP; CDR;
D O I
10.1109/TVLSI.2018.2826440
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this brief, a half-rate (HR) bang-bang (BB) phase detector (PD) with multiple decision levels is proposed for clock and data recover (CDR) circuits. The combination allows the oscillator to run at half the input data rate while providing information about the sign and magnitude of the phase shift between the PD inputs. This allows a finer control of the frequency of the oscillator in the phase-locked loop (PLL) of the CDR circuit, which results in up to 30% less output clock jitter than with a conventional two-levels HR BB PD. Thanks to this, the bit error rate can be decreased by up to 5x in a 5-Gb/s CDR circuit. The proposed topology was implemented in a 28-nm FDSOI CMOS technology providing average power consumption below 76 mu W with a supply voltage of 1 V. Although multilevel (ML) BB PDs have already been proposed in some PLL-based CDR with very interesting results. a specific design of the PD has to be implemented for an HR system. This brief provides the first ML-HR-BBPD.
引用
收藏
页码:1807 / 1811
页数:5
相关论文
共 50 条
  • [31] Fractional rate phase detectors for clock and data recovery
    Seedher, A
    Sobelman, GE
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 313 - 316
  • [32] A 10Gbps Half-Rate Digital Clock and Data Recovery Circuit for 60GHz Receiver in 65nm CMOS
    Liu, Zhi-Ran
    Zheng-Song
    Wu, Ying-Hang
    Li, Yu-Tian
    Chi, Bao-Yong
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 554 - 556
  • [33] Analysis of phase noise due to bang-bang phase detector in PLL-based clock and data recovery circuits
    Vichienchom, K
    Liu, WT
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 617 - 620
  • [34] Comparative robustness of CMEL phase detectors for clock and data recovery circuits
    Rennie, David
    Sachdev, Manqj
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 305 - 310
  • [35] A Half-rate Bang-bang Clock and Data Recovery Circuit for 56 Gb/s PAM4 Receiver in 65 nm CMOS
    Yangdong, Xingjian
    Hu, Qingsheng
    Wang, Yan
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 28 - 31
  • [36] Low-Power Half-Rate Dual-Loop Clock-Recovery System in 28-nm FDSOI
    Gimeno, C.
    Flandre, D.
    Bol, D.
    2018 IEEE 9TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2018, : 59 - 62
  • [37] 10 Gb/s Linear Full-Rate CMOS Phase Detector for Clock Data Recovery Circuit
    X. P. Yu
    M. A. Do
    R. Wu
    K. S. Yeo
    J. G. Ma
    G. Q. Yan
    Analog Integrated Circuits and Signal Processing, 2005, 45 : 191 - 196
  • [38] 10 Gb/s linear full-rate CMOS phase detector for clock data recovery circuit
    Yu, XP
    Do, MA
    Wu, R
    Yeo, KS
    Ma, JG
    Yan, GQ
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2005, 45 (02) : 191 - 196
  • [39] Low-Jitter, Plain Vanilla CMOS CDR with Half-Rate Linear PD and Half Rate Frequency Detector
    Serunjogi, Solomon
    Lin, Kai-Wei
    Rasras, Mahmoud
    Sanduleanu, Mihai
    2017 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2017, : 202 - 207
  • [40] A 2.5-Gb/s CMOS clock and data recovery circuit with a 1/4 rate linear phase detector and lock detector
    Alavi, S. M.
    Shoaei, O.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 175 - +