Multilevel Half-Rate Phase Detector for Clock and Data Recovery Circuits

被引:5
|
作者
Gimeno, Cecilia [1 ]
Bol, David [1 ]
Flandre, Denis [1 ]
机构
[1] Catholic Univ Louvain, ICTEAM Inst, B-1348 Louvain La Neuve, Belgium
关键词
Clock and data recovery (CDR) circuits; half-rate (HR) phase detector (PD); multilevel (ML); LOCKED-LOOP; CDR;
D O I
10.1109/TVLSI.2018.2826440
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this brief, a half-rate (HR) bang-bang (BB) phase detector (PD) with multiple decision levels is proposed for clock and data recover (CDR) circuits. The combination allows the oscillator to run at half the input data rate while providing information about the sign and magnitude of the phase shift between the PD inputs. This allows a finer control of the frequency of the oscillator in the phase-locked loop (PLL) of the CDR circuit, which results in up to 30% less output clock jitter than with a conventional two-levels HR BB PD. Thanks to this, the bit error rate can be decreased by up to 5x in a 5-Gb/s CDR circuit. The proposed topology was implemented in a 28-nm FDSOI CMOS technology providing average power consumption below 76 mu W with a supply voltage of 1 V. Although multilevel (ML) BB PDs have already been proposed in some PLL-based CDR with very interesting results. a specific design of the PD has to be implemented for an HR system. This brief provides the first ML-HR-BBPD.
引用
收藏
页码:1807 / 1811
页数:5
相关论文
共 50 条
  • [21] A 6.15-10.9 Gb/s 0.58 pJ/Bit Reference-Less Half-Rate Clock and Data Recovery With ``Phase Reset'' Scheme
    Xiao, Wenbo
    Huang, Qiwei
    Mosalam, Hamed
    Zhan, Chenchang
    Li, Zhiqun
    Pan, Quan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (02) : 634 - 644
  • [22] A monolithic 622Mb/s half rate clock and data recovery circuit utilizing a novel linear phase detector
    Jiun, CH
    Zulkifli, TZA
    Aziz, ZAA
    Noh, NM
    TENCON 2004 - 2004 IEEE REGION 10 CONFERENCE, VOLS A-D, PROCEEDINGS: ANALOG AND DIGITAL TECHNIQUES IN ELECTRICAL ENGINEERING, 2004, : D348 - D351
  • [23] A 1.25-Gb/s burst-mode half-rate clock and data recovery circuit using realigned oscillation
    Yang, Ching-Yuan
    Lin, Jung-Mao
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (01): : 196 - 200
  • [24] A 10Gb/s CMOS half-rate clock and data recovery circuit with direct bang-bang tuning
    Chen, Tun-Shih
    2005 IEEE International Workshop on Radio-Frequency Integration Technology, Proceedings: INTEGRATED CIRCUITS FOR WIDEBAND COMMUNICATION AND WIRELESS SENSOR NETWORKS, 2005, : 57 - 60
  • [25] Phase detector for data-clock recovery circuit
    Hati, A
    Ghosh, M
    Sarkar, BC
    ELECTRONICS LETTERS, 2002, 38 (04) : 161 - 163
  • [26] A new phase detector scheme for reducing jitter in clock recovery circuits
    Lee, KY
    Jeong, DK
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (02) : 224 - 228
  • [27] A High-Resolution Digital Phase Interpolator based CDR with a Half-Rate Hybrid Phase Detector
    Goyal, Arun
    Ghosh, Souvik
    Goyal, Sandeep
    Paliwal, Pallavi
    Gupta, Shalabh
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [28] A 10Gb/s CDR with a half-rate bang-bang phase detector
    Ramezani, M
    Salama, CAT
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 181 - 184
  • [29] A 28-Gb/s 13.8-mW Half-Rate Bang-Bang Clock and Data Recovery Circuit Using Return-to-Zero-Based Symmetrical Bang-Bang Phase Detector
    Ge, Xinyi
    Chen, Yong
    Wang, Lin
    Qi, Nan
    Mak, Pui-In
    Martins, Rui P.
    2022 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2022,
  • [30] A clock and data recovery PLL for variable bit rate NRZ data using adaptive phase frequency detector
    Idei, GJ
    Kunieda, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (06): : 956 - 963