An On-Chip Relaxation Oscillator in 5-nm FinFET Using a Frequency-Error Feedback Loop

被引:6
|
作者
Mehta, Nandish [1 ,2 ]
Tell, Stephen G. [3 ]
Turner, Walker J. [4 ]
Tatro, Lamar [1 ]
Goh, Jih-Ren [5 ]
Gray, C. Thomas [3 ]
机构
[1] NVIDIA Corp, Santa Clara, CA 95050 USA
[2] Nvidia Res, Santa Clara, CA 95051 USA
[3] NVIDIA, Res Dept, Durham, NC 27713 USA
[4] NVIDIA Corp, NVIDIA Res Circuits Res Grp, Durham, NC 27713 USA
[5] NVIDIA Corp, Hsinchu 30069, Taiwan
关键词
Accumulated jitter; boot-up; FinFET; frequency-error feedback; ON-chip oscillator; physical clock attacks; relaxation oscillator; security; supply and temperature-tolerant; time interval error (TIE);
D O I
10.1109/JSSC.2022.3183208
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Availability of a reliable ON-chip oscillator can secure a system-on-chip (SoC) against physical clock attacks by enabling applications such as boot-up using ON-chip oscillator and hardware clock monitors. This article proposes a frequency-error feedback (FEF) loop-based relaxation oscillator for such applications. It suppresses the low-frequency noise and improves the time interval error (TIE) without degrading the period jitter. It also stabilizes the oscillator against supply and temperature variations. A 77-MHz oscillator prototype is fabricated in a commercial 5-nm FinFET process. Operating from 0.9-V digital and 1.2-V analog supplies, the prototype consumes a total of 0.84 mW and occupies an area of 0.0152 mm(2). It achieves a TIE of 3 ns over 10 K cycles which is 3x better than an oscillator without an FEF loop. Chip samples are picked from four wafer split lots. The worst case frequency variation measured from 16 samples is 1-0.25% across an analog supply change of 1.1-1.35 V, while a variation of +/- 0.3% is measured over -40 to 125 degrees C temperature from eight samples.
引用
收藏
页码:2898 / 2908
页数:11
相关论文
共 46 条
  • [1] A 77 MHz Relaxation Oscillator in 5nm FinFET with 3ns TIE over 10K cycles and ±0.3% Thermal Stability using Frequency-Error Feedback Loop
    Mehta, Nandish
    Tell, Stephen
    Turner, Walker
    Tatro, Lamar
    Goh, Giant
    Gray, C. Thomas
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [2] A Quadrature Relaxation Oscillator with a Process-Induced Frequency-Error Compensation Loop
    Koo, Jahyun
    Moon, Kyoung-Sik
    Kim, Byungsub
    Park, Hong-June
    Sim, Jae-Yoon
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 94 - 94
  • [3] Design of synchronous frequency dividers in 5-nm FinFET CMOS technology
    Kossel, Marcel
    Francese, Pier Andrea
    Braendli, Matthias
    Ruffino, Andrea
    Morf, Thomas
    ELECTRONICS LETTERS, 2023, 59 (23)
  • [4] An On-Chip CMOS Relaxation Oscillator With Voltage Averaging Feedback
    Tokunaga, Yusuke
    Sakiyama, Shiro
    Matsumoto, Akinori
    Dosho, Shiro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) : 1150 - 1158
  • [5] Scaling Trends in the Soft Error Rate of SRAMs from Planar to 5-nm FinFET
    Narasimham, B.
    Chaudhary, V
    Smith, M.
    Tsau, L.
    Ball, D.
    Bhuva, B.
    2021 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2021,
  • [6] Soft Error Characterization of D-FFs at the 5-nm Bulk FinFET Technology for the Terrestrial Environment
    Xiong, Y.
    Feeley, A.
    Pieper, N. J.
    Ball, D. R.
    Bhuva, B. L.
    Narasimham, B.
    Brockman, J.
    Dodds, N. A.
    Wender, S. A.
    Wen, S. -J.
    Fung, R.
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [7] Soft Error Characterization of D-FFs at the 5-nm Bulk FinFET Technology for the Terrestrial Environment
    Xiong, Y.
    Feeley, A.
    Pieper, N. J.
    Ball, D. R.
    Narasimham, B.
    Brockman, J.
    Dodds, N. A.
    Wender, S. A.
    Wen, S. -J.
    Fung, R.
    Bhuva, B. L.
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [8] A 12.77-MHz On-chip Relaxation Oscillator with Digital Compensation for Loop Delay Variation
    Wang, Jiacheng
    Goh, Wang Ling
    Liu, Xin
    Zhou, Jun
    2015 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2015, : 169 - 172
  • [9] A Programmable On-Chip Reference Oscillator With Slow-Wave Coplanar Waveguide in 14-nm FinFET CMOS
    Hwang, Jeongho
    Chu, Sang-Hyeok
    Jeong, Gyu-Seob
    Youn, Yeojoon
    Kim, Wooseok
    Kim, Taeik
    Jeong, Deog-Kyoon
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (10) : 1834 - 1838
  • [10] An Over 20,000 Quality Factor On-Chip Relaxation Oscillator using Power Averaging Feedback with a Chopped Amplifier
    Tokunaga, Yusuke
    Sakiyama, Shiro
    Dosho, Shiro
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 111 - 112