Ultra-Low Power NAND Based Multiplexer And Flip-Flop

被引:0
|
作者
Varun, Ishan [1 ]
Gupta, Tarun Kumar [1 ]
机构
[1] MANIT Bhopal, Indore Inst Sci & Technol, Bhopal, Madhya Pradesh, India
关键词
sleepy stack; body bias; dual threshold transistor; multiplexer; flip-flop; low power;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Static power consumption has became a major problem as we are moving towards finer technologies. Power consumption is one of the top concerns of VLSI circuit design, for which CMOS is the primary technology. However, there is no universal way to avoid tradeoffs between power, delay and area, and thus designers are required to choose appropriate techniques that satisfy application and product needs. We are presenting two low power digital circuits 4*1 multiplexer and JK master-slave flip-flop designed with ultra low power NAND gates. These NAND gates have been designed with combination of sleepy stack technique with reverse body bias (RBB) and dual threshold CMOS (DTCMOS). On comparison with conventional 4*1 multiplexer we have achieved maximum of 30% decrement in dynamic power consumption and 59% decrement in power consumption when circuit is in ideal state. This all is achieved on the coast of 55% increment in worst case propagation delay. For JK master-slave flip-flop we are achieving 13% reduction in dynamic power consumption and 99% saving in static power consumption. All simulations have been done on 65nm technology with dual threshold transistors.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Ultra-Low Power Subthreshold Flip-Flop Design
    Fisher, Sagi
    Teman, Adam
    Vaysman, Dmitry
    Gertsman, Alexander
    Yadid-Pecht, Orly
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1573 - 1576
  • [2] Ultra-Low Power Pulse-Triggered CNTFET-Based Flip-Flop
    Karimi, Ahmad
    Rezai, Abdalhossein
    Hajhasheinkhani, Mohammad Mahdi
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2019, 18 : 756 - 761
  • [3] Robust ultra-low power subthreshold logic flip-flop design for reconfigurable architecture
    Chavan, Ameet
    Dukle, Gaurav
    Graniello, Ben
    MacDonald, Eric
    [J]. RECONFIG 2006: PROCEEDINGS OF THE 2006 IEEE INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGA'S, 2006, : 142 - +
  • [4] An ultra low-power output feedback flip-flop
    Phyu, MW
    Goh, WL
    Yeo, KS
    [J]. PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 341 - 344
  • [5] A Non-volatile Flip-flop Based on Diode-selected PCM for Ultra-low Power Systems
    Ye, Yong
    Du, Yuan
    Gao, Dan
    Kang, Yong
    Song, Zhitang
    Chen, Bomy
    [J]. 2016 INTERNATIONAL WORKSHOP ON INFORMATION DATA STORAGE AND TENTH INTERNATIONAL SYMPOSIUM ON OPTICAL STORAGE, 2016, 9818
  • [6] EDSU: Error detection and sampling unified flip-flop with ultra-low overhead
    Hao, Ziyi
    Xiang, Xiaoyan
    Chen, Chen
    Meng, Jianyi
    Ding, Yong
    Yan, Xiaolang
    [J]. IEICE ELECTRONICS EXPRESS, 2016, 13 (16):
  • [7] Design and Analysis of New Ultra Low Power CMOS Based Flip-Flop Approaches
    Jangam, Naga Raju
    Guthikinda, Likhitha
    Ramesh, G. P.
    [J]. DISTRIBUTED COMPUTING AND OPTIMIZATION TECHNIQUES, ICDCOT 2021, 2022, 903 : 295 - 302
  • [8] NAND GATES PROVIDE TOGGLE FLIP-FLOP
    NAGARAJ, MS
    [J]. ELECTRONIC DESIGN, 1992, 40 (18) : 70 - 70
  • [9] ECRL-based low power flip-flop design
    Ng, KW
    Lau, KT
    [J]. MICROELECTRONICS JOURNAL, 2000, 31 (05) : 365 - 370
  • [10] Ultra-low voltage implicit multiplexed differential flip-flop with enhanced noise immunity
    Sung, W. -H.
    Lee, M. -C.
    Chung, C. -C.
    Lee, C. -Y.
    [J]. ELECTRONICS LETTERS, 2012, 48 (23) : 1452 - 1453