Partial rerouting algorithm for reconfigurable VLSI arrays

被引:0
|
作者
Wu, JG [1 ]
Thambipillai, S [1 ]
机构
[1] Nanyang Technol Univ, Ctr High Performance Embedded Syst, Singapore 639798, Singapore
关键词
VLSI/WSI array; recon gurable system; fault-tolerance; algorithm design; NP-completeness;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The problem of recon guring a two-dimensional degradable VLSI array under the row and column routing constraints has been shown to be NP-complete. This paper aims to decrease the recon guration time to enhance the real time application. A partial rerouting algorithm is proposed in this paper. For a given m x n VLSI array with the fault density rho, the proposed algorithm runs in O((1 - rho) (.) (tau) over bar (.) n) which is far less than O ((1 - rho) (.) m (.) n), the time complexity of the most ef cient algorithm, cited in the literature, where (tau) over bar is far less than m and it is nearly a constant for the small fault density. In addition, the proposed algorithm is exactly the same in harvest as the version reported so far.
引用
收藏
页码:641 / 644
页数:4
相关论文
共 50 条
  • [41] A RECONFIGURABLE VLSI NEURAL NETWORK
    SATYANARAYANA, S
    TSIVIDIS, YP
    GRAF, HP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (01) : 67 - 81
  • [42] RECONFIGURABLE VLSI WSI MULTIPIPELINES
    CHOI, YH
    PARALLEL COMPUTING, 1991, 17 (08) : 941 - 952
  • [43] Flexible rerouting schemes for reconfiguration of multiprocessor arrays
    Jiang, Guiyuan
    Wu, Jigang
    Sun, Jizhou
    Gao, Yiyi
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2014, 74 (10) : 3026 - 3036
  • [44] Non-Backtracking Reconfiguration Algorithm for Three-dimensional VLSI Arrays
    Jiang, Guiyuan
    Wu, Jigang
    Sun, Jizhou
    PROCEEDINGS OF THE 2012 IEEE 18TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS (ICPADS 2012), 2012, : 362 - 367
  • [45] RECONFIGURATION ALGORITHM OF FAULT-TOLERANT 2-DIMENSIONAL VLSI ARRAYS
    KIM, JH
    RHEE, P
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 394 - 397
  • [46] Genetic Algorithm based engine for domain-specific reconfigurable arrays
    Fung, Wing On
    Arslan, Tughrul
    Khawam, Sarni
    AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2006, : 200 - +
  • [47] Stochastic partial update LMS algorithm for adaptive arrays
    Godavarti, M
    Hero, AO
    SAM 2000: PROCEEDINGS OF THE 2000 IEEE SENSOR ARRAY AND MULTICHANNEL SIGNAL PROCESSING WORKSHOP, 2000, : 322 - 326
  • [48] A Mathematical Model for Reconfiguring VLSI Subarrays Under Row and Column Rerouting
    Qian, Junyan
    Wang, Yiping
    Chang, Lang
    Zhou, Zhide
    Zhao, Lingzhong
    IEEE ACCESS, 2017, 5 : 23912 - 23919
  • [49] A RECONFIGURABLE VLSI ARCHITECTURE FOR A DATABASE PROCESSOR
    OFLAZER, K
    AFIPS CONFERENCE PROCEEDINGS, 1983, 52 : 271 - &
  • [50] Reconfigurable VLSI architecture for FFT processor
    Sung, Tze-Yun
    Hsin, Hsi-Chin
    Ko, Lu-Ting
    WSEAS Transactions on Circuits and Systems, 2009, 8 (06): : 465 - 474