Partial rerouting algorithm for reconfigurable VLSI arrays

被引:0
|
作者
Wu, JG [1 ]
Thambipillai, S [1 ]
机构
[1] Nanyang Technol Univ, Ctr High Performance Embedded Syst, Singapore 639798, Singapore
关键词
VLSI/WSI array; recon gurable system; fault-tolerance; algorithm design; NP-completeness;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The problem of recon guring a two-dimensional degradable VLSI array under the row and column routing constraints has been shown to be NP-complete. This paper aims to decrease the recon guration time to enhance the real time application. A partial rerouting algorithm is proposed in this paper. For a given m x n VLSI array with the fault density rho, the proposed algorithm runs in O((1 - rho) (.) (tau) over bar (.) n) which is far less than O ((1 - rho) (.) m (.) n), the time complexity of the most ef cient algorithm, cited in the literature, where (tau) over bar is far less than m and it is nearly a constant for the small fault density. In addition, the proposed algorithm is exactly the same in harvest as the version reported so far.
引用
收藏
页码:641 / 644
页数:4
相关论文
共 50 条
  • [21] An efficient reconfiguration algorithm for degradable VLSI/WSI arrays
    Low, CP
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (06) : 553 - 559
  • [22] On the reconfiguration algorithm for fault-tolerant VLSI arrays
    Wu, JG
    Thambipillai, S
    COMPUTATIONAL SCIENCE - ICCS 2003, PT III, PROCEEDINGS, 2003, 2659 : 360 - 366
  • [23] A PARALLEL RECONFIGURATION ALGORITHM FOR WSI VLSI PROCESSOR ARRAYS
    KIM, JH
    EFE, K
    MICROPROCESSORS AND MICROSYSTEMS, 1993, 17 (06) : 353 - 360
  • [24] An Improved Reconfiguration Algorithm for VLSI Arrays with A-Star
    Qian, Junyan
    Zhou, Zhide
    Zhao, Lingzhong
    Gu, Tianlong
    COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2016, PT II, 2016, 9787 : 331 - 343
  • [25] An improved reconfiguration algorithm for degradable VLSI/WSI arrays
    Wu, JG
    Srikanthan, T
    JOURNAL OF SYSTEMS ARCHITECTURE, 2003, 49 (1-2) : 23 - 31
  • [26] A run-time reconfiguration algorithm for VLSI arrays
    Wu, JG
    Thambipillai, S
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 567 - 572
  • [27] Accelerating reconfiguration for VLSI arrays with A-Star algorithm
    Qian, Junyan
    Zhou, Zhide
    Zhao, Lingzhong
    Zhang, Jingwei
    Li, Fengying
    IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2018, 13 (10) : 1511 - 1519
  • [28] Finding high performance solution in reconfigurable mesh-connected VLSI arrays
    Wu, JG
    Srik-Anthan, T
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2004, 3189 : 440 - 448
  • [29] COMPUTER-AIDED MODELING AND EVALUATION OF RECONFIGURABLE VLSI PROCESSOR ARRAYS WITH VHDL
    WANG, KC
    KUO, SY
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (02) : 185 - 197
  • [30] SWITCHBOX ROUTING WITH REROUTING CAPABILITIES IN VLSI DESIGN
    CURATELLI, F
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1990, 137 (03): : 210 - 218