Impact of Random Telegraph Noise on CMOS Logic Circuit Reliability

被引:0
|
作者
Matsumoto, Takashi [1 ]
Kobayashi, Kazutoshi [2 ]
Onodera, Hidetoshi [1 ]
机构
[1] Kyoto Univ, Dept Commun & Comp Engn, Kyoto, Japan
[2] Kyoto Inst Technol, Dept Elect, Kyoto, Japan
关键词
BIAS TEMPERATURE INSTABILITY; FREQUENCY; SIGNAL; VARIABILITY; CHALLENGES; DEFECTS; DEVICES; FINFET; CROSS; NBTI;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The leading edge products have a feature size of 22 nm in 2014. Designing reliable systems has become a big challenge in recent years. Transistor reliability has a great impact on highly-reliable CMOS circuit operations. Random telegraph noise is one of major recent transistor reliability concerns. First, recent researches on RTN and its impact on circuits are briefly summarized. Then the impact of RTN on CMOS logic circuit reliability is described based on our results from 65 nm and 40 nm test chips. Circuit designers can change various parameters such as operating voltage, transistor size, number of logic stages and substrate bias. The impact of these parameters is clarified in view of RTN-induced CMOS logic delay uncertainty. The impact of RTN can be a serious problem even for logic circuits when they are operated under low supply voltage.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] Reliability-Enhanced Hybrid CMOS/MTJ Logic Circuit Architecture
    Zhang, Deming
    Zeng, Lang
    Zhang, Youguang
    Klein, Jacques Olivier
    Zhao, Weisheng
    IEEE TRANSACTIONS ON MAGNETICS, 2017, 53 (11)
  • [32] Impact of Nonuniform Doping on Random Telegraph Noise in Flash Memory Devices
    Ghetti, Andrea
    Amoroso, Salvatore Maria
    Mauri, Aurelio
    Compagnoni, Christian Monzio
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (02) : 309 - 315
  • [33] Too Noisy at the Bottom? -Random Telegraph Noise (RTN) in Advanced Logic Devices and Circuits
    Wang, Runsheng
    Guo, Shaofeng
    Zhang, Zhe
    Wang, Qingxue
    Wu, Dehuang
    Wang, Joddy
    Huang, Ru
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [34] The Impact of Electrostatic Interactions Between Defects on the Characteristics of Random Telegraph Noise
    Vecchi, Sara
    Pavan, Paolo
    Puglisi, Francesco Maria
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (12) : 6991 - 6998
  • [35] Effect of Logic Depth and Switching Speed on Random Telegraph Noise Induced Delay Fluctuation
    Islam, A. K. M. Mahfuzul
    Shimizu, Ryota
    Onodera, Hidetoshi
    2019 IEEE 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2019, : 166 - 170
  • [36] Impacts of Random Telegraph Noise with Various Time Constants and Number of States in Temporal Noise of CMOS Image Sensors
    Kuroda, Rihito
    Teramoto, Akinobu
    Sugawa, Shigetoshi
    ITE TRANSACTIONS ON MEDIA TECHNOLOGY AND APPLICATIONS, 2018, 6 (03): : 171 - 179
  • [37] SPECTRUM OF ANOMALOUS RANDOM TELEGRAPH NOISE
    WANG, YC
    JOURNAL OF APPLIED PHYSICS, 1993, 74 (12) : 7609 - 7611
  • [38] Random telegraph noise in a nickel nanoconstriction
    Céspedes, O
    Jan, G
    Viret, M
    Bari, M
    Coey, JMD
    JOURNAL OF APPLIED PHYSICS, 2003, 93 (10) : 8433 - 8435
  • [39] Impact of BTI on Random Logic Circuit Critical Timing
    Cheung, K. P.
    Lu, J. W.
    Jiao, G. F.
    Vaz, C.
    Campbell, J. P.
    Ryan, J. T.
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [40] Random telegraph noise in HgCdTe photodiodes
    Sugiyama, I
    Ueda, T
    Kajihara, N
    Miyamoto, Y
    NARROW GAP SEMICONDUCTORS 1995, 1995, (144): : 340 - 344