Impact of Random Telegraph Noise on CMOS Logic Circuit Reliability

被引:0
|
作者
Matsumoto, Takashi [1 ]
Kobayashi, Kazutoshi [2 ]
Onodera, Hidetoshi [1 ]
机构
[1] Kyoto Univ, Dept Commun & Comp Engn, Kyoto, Japan
[2] Kyoto Inst Technol, Dept Elect, Kyoto, Japan
来源
2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC) | 2014年
关键词
BIAS TEMPERATURE INSTABILITY; FREQUENCY; SIGNAL; VARIABILITY; CHALLENGES; DEFECTS; DEVICES; FINFET; CROSS; NBTI;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The leading edge products have a feature size of 22 nm in 2014. Designing reliable systems has become a big challenge in recent years. Transistor reliability has a great impact on highly-reliable CMOS circuit operations. Random telegraph noise is one of major recent transistor reliability concerns. First, recent researches on RTN and its impact on circuits are briefly summarized. Then the impact of RTN on CMOS logic circuit reliability is described based on our results from 65 nm and 40 nm test chips. Circuit designers can change various parameters such as operating voltage, transistor size, number of logic stages and substrate bias. The impact of these parameters is clarified in view of RTN-induced CMOS logic delay uncertainty. The impact of RTN can be a serious problem even for logic circuits when they are operated under low supply voltage.
引用
收藏
页数:8
相关论文
共 50 条
  • [21] Random telegraph noise in microstructures
    Kogan, S
    PHYSICAL REVIEW LETTERS, 1998, 81 (14) : 2986 - 2989
  • [22] Random telegraph noise in microstructures
    Phys Rev Lett, 14 (2986):
  • [23] Macroscopic Random Telegraph Noise
    Jung, Grzegorz
    FLUCTUATION AND NOISE LETTERS, 2019, 18 (02):
  • [24] On circuit techniques to improve noise immunity of CMOS dynamic logic
    Ding, L
    Mazumder, P
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) : 910 - 925
  • [26] Random telegraph noise in SiGe HBTs: Reliability analysis close to SOA limit
    Mukherjee, C.
    Jacquet, T.
    Chakravorty, A.
    Zimmer, T.
    Boeck, J.
    Aufinger, K.
    Maneux, C.
    MICROELECTRONICS RELIABILITY, 2017, 73 : 146 - 152
  • [27] Random telegraph noise in nanometer-scale CMOS transistors exposed to ionizing radiation
    Bonaldo, S.
    Fleetwood, D. M.
    APPLIED PHYSICS LETTERS, 2023, 122 (17)
  • [28] On-Chip Characterization of Random Telegraph Signal Noise in Bulk 90 nm CMOS
    Kim, J.
    Loveless, T. D.
    Pew, J.
    Young, R.
    Reising, D.
    Nour, M.
    Manos, P.
    Chambers, M.
    Barnaby, H. J.
    Neuendank, J.
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,
  • [29] Characteristics of random telegraph signal noise in time delay integration CMOS image sensor
    Han Liqiang
    Yao Suying
    Xu Jiangtao
    Xu Chao
    MICROELECTRONICS RELIABILITY, 2013, 53 (03) : 400 - 404
  • [30] Impact of Cell Shape on Random Telegraph Noise in Decananometer Flash Memories
    Amoroso, Salvatore Maria
    Ghetti, Andrea
    Brown, Andrew R.
    Mauri, Aurelio
    Compagnoni, Christian Monzio
    Asenov, Asen
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (10) : 2774 - 2779