Energy-Efficient 360-Degree Video Rendering on FPGA via Algorithm-Architecture Co-Design

被引:5
|
作者
Sun, Qiuyue [1 ]
Taherin, Amir [1 ]
Siatitse, Yawo [1 ]
Zhu, Yuhao [1 ]
机构
[1] Univ Rochester, Rochester, NY 14627 USA
关键词
Virtual Reality; Panoramic Video; Perspective Projection; Locality;
D O I
10.1145/3373087.3375317
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
360 degrees panoramic video provides an immersive Virtual Reality experience. However, rendering 360 degrees videos consumes excessive energy on client devices. FPGA is an ideal offloading target to improve the energy-efficiency. However, a naive implementation of the processing algorithm would lead to an excessive memory footprint that offsets the energy benefit. In this paper, we propose an algorithm-architecture co-designed system that dramatically reduces the onchip memory requirement of VR video processing to enable FPGA offloading. Evaluation shows that our system is able to achieve significant energy reduction with no loss of performance compared to today's off-the-shelf VR video rendering system.
引用
收藏
页码:97 / 103
页数:7
相关论文
共 50 条
  • [31] LightPC: Hardware and Software Co-Design for Energy-Efficient Full System Persistence
    Lee, Sangwon
    Kwon, Miryeong
    Park, Gyuyoung
    Jung, Myoungsoo
    PROCEEDINGS OF THE 2022 THE 49TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA '22), 2022, : 289 - 305
  • [32] Efficient Message Passing Algorithm and Architecture Co-Design for Graph Neural Networks
    Zou, Xiaofeng
    Chen, Cen
    Zhang, Luochuan
    Li, Shengyang
    Zhou, Joey Tianyi
    Wei, Wei
    Li, Kenli
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTATIONAL INTELLIGENCE, 2025, 9 (01): : 889 - 903
  • [33] A General Hardware and Software Co-Design Framework for Energy-Efficient Edge AI
    Jayakodi, Nitthilan Kannappan
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    2021 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN (ICCAD), 2021,
  • [34] Algorithm-Architecture Co-Design of Soft-Output ML MIMO Detector for Parallel Application Specific Instruction Set Processors
    Li, Min
    Fasthuber, Robert
    Novo, David
    Bougard, Bruno
    Van Der Perre, Liesbet
    Catthoor, Francky
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1608 - +
  • [35] AxP: A HW-SW Co-Design Pipeline for Energy-Efficient Approximated ConvNets via Associative Matching
    Mocerino, Luca
    Calimera, Andrea
    APPLIED SCIENCES-BASEL, 2021, 11 (23):
  • [36] Low Power Algorithm-Architecture Co-Design of Fast Independent Component Analysis (FICA) for Multi-Gas Sensor Applications
    Yang, Chieh-Chao
    Huang, Po-Tsang
    Huang, Chun-Ying
    Chuang, Ching-Te
    Hwang, Wei
    2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT), 2015,
  • [37] Toward Efficient Co-Design of CNN Quantization and HW Architecture on FPGA Hybrid-Accelerator
    Zhang, Yiran
    Li, Guiying
    Yuan, Bo
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 678 - 683
  • [38] An Energy-Efficient Processing Element Design for Coarse-Grained Reconfigurable Architecture on FPGA
    Su, Lingzhi
    Goh, Wang Ling
    Lan, Jingjing
    Nambiar, Vishnu P.
    Anh Tuan Do
    Bandara, Thilini Kaushalya
    Mohite, Aditi Kulkarni
    Wang, Bo
    2022 11TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS (ICCCAS 2022), 2022, : 29 - 33
  • [39] IMG-SMP: Algorithm and Hardware Co-Design for Real-time Energy-efficient Neural Motion Planning
    Huang, Lingyi
    Zang, Xiao
    Gong, Yu
    Deng, Chunhua
    Yi, Jingang
    Yuan, Bo
    PROCEEDINGS OF THE 32ND GREAT LAKES SYMPOSIUM ON VLSI 2022, GLSVLSI 2022, 2022, : 373 - 377
  • [40] A Heterogeneous PIM Hardware-Software Co-Design for Energy-Efficient Graph Processing
    Huang, Yu
    Zheng, Long
    Yao, Pengcheng
    Zhao, Jieshan
    Liao, Xiaofei
    Jin, Hai
    Xue, Jingling
    2020 IEEE 34TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM IPDPS 2020, 2020, : 684 - 695