An Energy-Efficient Processing Element Design for Coarse-Grained Reconfigurable Architecture on FPGA

被引:0
|
作者
Su, Lingzhi [1 ]
Goh, Wang Ling [1 ]
Lan, Jingjing [2 ]
Nambiar, Vishnu P. [2 ]
Anh Tuan Do [2 ]
Bandara, Thilini Kaushalya [3 ]
Mohite, Aditi Kulkarni [3 ]
Wang, Bo [4 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] ASTAR, Inst Microelect, Singapore 138634, Singapore
[3] Natl Univ Singapore, Dept Comp Sci, Singapore 119077, Singapore
[4] Singapore Univ Technol & Design, Informat Syst Technol & Design, Singapore 487372, Singapore
基金
新加坡国家研究基金会;
关键词
Coarse-grained reconfigurable architecture (CGRA); processing elements; energy-efficient; FPGA implementation;
D O I
10.1109/ICCCAS55266.2022.9825410
中图分类号
学科分类号
摘要
Nowadays, energy-efficient devices with high performance and flexibility are desired in different applications. Therefore, the novel coarse-grained reconfigurable architectures (CGRAs) are introduced to reach a balance between performance, power, and programmability. As the key components of CGRAs, processing elements (PEs) with low power consumption are significant to implement energy-efficient CGRAs. In this paper, we present an energy-efficient PE design for CGRAs targeting wearable and Internet-of-Things (IoT) applications. By applying multiplexer gated inputs to the arithmetic logic unit (ALU) and integrating the controller circuit, the power consumption of the proposed PE design in active modes is reduced by 19.06%. With the clock generator being mapped to Mixed Mode Clock Manager (MMCM) module and SRAM being mapped to the block ram module, the FPGA emulation of the PE block is success on the evaluation board.
引用
收藏
页码:29 / 33
页数:5
相关论文
共 50 条
  • [1] Customizable Coarse-grained Energy-efficient Reconfigurable Packet Processing Architecture
    Badawi, Mohammad
    Hemani, Ahmed
    Lu, Zhonghai
    PROCEEDINGS OF THE 2014 IEEE 25TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2014), 2014, : 30 - 35
  • [2] A flexible and energy-efficient coarse-grained reconfigurable architecture for mobile systems
    Heysters, P
    Smit, G
    Molenkamp, E
    JOURNAL OF SUPERCOMPUTING, 2003, 26 (03): : 283 - 308
  • [3] A Flexible and Energy-Efficient Coarse-Grained Reconfigurable Architecture for Mobile Systems
    Paul Heysters
    Gerard Smit
    Egbert Molenkamp
    The Journal of Supercomputing, 2003, 26 : 283 - 308
  • [4] X-CGRA: An Energy-Efficient Approximate Coarse-Grained Reconfigurable Architecture
    Akbari, Omid
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    Shafique, Muhammad
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (10) : 2558 - 2571
  • [5] Design of a Coarse-grained Processing Element for Matrix Multiplication on FPGA
    Okuyama, Yuichi
    Takano, Shigeyuki
    Shirai, Tokimasa
    2014 IEEE 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SOCS (MCSOC), 2014, : 237 - 241
  • [6] Energy-Efficient Specialization of Functional Units in a Coarse-Grained Reconfigurable Array
    Van Essen, Brian
    Panda, Robin
    Wood, Aaron
    Ebeling, Carl
    Hauck, Scott
    FPGA 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2011, : 107 - 110
  • [7] An Energy-Efficient Coarse-Grained Reconfigurable Processing Unit for Multiple-Standard Video Decoding
    Liu, Leibo
    Wang, Dong
    Zhu, Min
    Wang, Yansheng
    Yin, Shouyi
    Cao, Peng
    Yang, Jun
    Wei, Shaojun
    IEEE TRANSACTIONS ON MULTIMEDIA, 2015, 17 (12) : 2354 - 2355
  • [8] An Energy-Efficient Coarse-Grained Reconfigurable Processing Unit for Multiple-Standard Video Decoding
    Liu, Leibo
    Wang, Dong
    Zhu, Min
    Wang, Yansheng
    Yin, Shouyi
    Cao, Peng
    Yang, Jun
    Wei, Shaojun
    IEEE TRANSACTIONS ON MULTIMEDIA, 2015, 17 (10) : 1706 - 1720
  • [9] A coarse-grained FPGA architecture for reconfigurable baseband modulator/demodulator
    Wu, W
    Chin, SS
    Hong, SJ
    THIRTY-SIXTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS - CONFERENCE RECORD, VOLS 1 AND 2, CONFERENCE RECORD, 2002, : 1613 - 1618
  • [10] Efficient AES cipher on coarse-grained reconfigurable architecture
    Wang, Chao
    Cao, Peng
    Yang, Jun
    IEICE ELECTRONICS EXPRESS, 2017, 14 (11):