共 50 条
- [1] An 8.1 ENOB 10bit 400MS/s Pipelined ADC Using SAR and Sub-ranging Flash 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
- [2] A 11.91 PJ/STEP 70-MS/S 7-BIT SUB-RANGING SAR-ADC IN 90 NM CMOS TECHNOLOGY JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2022, 17 (06): : 4433 - 4447
- [3] A 12 Bit 500MS/s SHA-less ADC in 0.18um CMOS 7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
- [5] A 5-bit 400-MS/s time domain flash ADC in 0.18-μm CMOS Analog Integrated Circuits and Signal Processing, 2020, 102 : 369 - 378
- [6] A 6-bit 2.5GSample/s flash ADC using immanent C2MOS comparator in 0.18um CMOS 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3379 - +
- [7] A Sub-Ranging 2-Step 7-bit Self-Calibrated Comparator-Based Binary-Search ADC 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 97 - 100
- [8] A Low Power 700MSPS 4bit Time Interleaved SAR ADC in 0.18um CMOS TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 86 - 90
- [10] A 7-bit 40 MS/s single-ended asynchronous SAR ADC in 65 nm CMOS Analog Integrated Circuits and Signal Processing, 2014, 80 : 349 - 357