A 7-bit 400MS/s sub-ranging flash ADC in 0.18um CMOS

被引:0
|
作者
Lee, Hwei-Yu [1 ]
Wang, I-Hsin [1 ]
Liu, Shen-Luan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
sub-ranging; analog-to-digital converter; latency; interpolating;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 7-bit 400 MS/s sub-ranging flash analog-to-digital data converter (ADC) with short latency is presented. To improve the sampling rate, the fine pre-amplifiers combined with the switched current sources are adopted instead of the switch matrix in a conventional sub-ranging ADC. The proposed architecture avoids the noise coupling from the switches and reduces the parasitic capacitances, which limit the resolution and bandwidth of a sub-ranging ADC. This prototype has been fabricated in 0.18um CMOS process. It dissipates 108 mW with a supple of 1.8 V and occupies the active area 0.64mm(2). The measured performance achieves the signal to noise plus distortion ratio (SNDR) of 40 dB at sampling rate of 400 MS/s. The measured differential nonlinearity (DNL) and integral nonlinearity (INL) are +/-0.9-LSB and +/-0.7-LSB, respectively.
引用
收藏
页码:11 / +
页数:2
相关论文
共 50 条
  • [1] An 8.1 ENOB 10bit 400MS/s Pipelined ADC Using SAR and Sub-ranging Flash
    Kwon, Yigi
    Min, Byounghan
    Lee, Jinhwan
    Lee, Wooyol
    Yang, Sunghyun
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [2] A 11.91 PJ/STEP 70-MS/S 7-BIT SUB-RANGING SAR-ADC IN 90 NM CMOS TECHNOLOGY
    Khatak, Anil
    Kumar, Manoj
    Dhull, Sanjeev
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2022, 17 (06): : 4433 - 4447
  • [3] A 12 Bit 500MS/s SHA-less ADC in 0.18um CMOS
    Li, Liang
    Xu, Mingyuan
    Huang, Xingfa
    Shen, Xiaofeng
    Fu, Dongbing
    Chen, Xi
    Pujie
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [4] A 5-bit 400-MS/s time domain flash ADC in 0.18-μm CMOS
    Lin, Yu-Chuan
    Tsao, Hen-Wai
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 102 (02) : 369 - 378
  • [5] A 5-bit 400-MS/s time domain flash ADC in 0.18-μm CMOS
    Yu-Chuan Lin
    Hen-Wai Tsao
    Analog Integrated Circuits and Signal Processing, 2020, 102 : 369 - 378
  • [6] A 6-bit 2.5GSample/s flash ADC using immanent C2MOS comparator in 0.18um CMOS
    Cho, Soon-Ik
    Kim, Suki
    Lim, Shin-Il
    Baek, Kwang-Hyun
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3379 - +
  • [7] A Sub-Ranging 2-Step 7-bit Self-Calibrated Comparator-Based Binary-Search ADC
    Rabuske, Fabio
    Rabuske, Taimur
    Fernandes, Jorge
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 97 - 100
  • [8] A Low Power 700MSPS 4bit Time Interleaved SAR ADC in 0.18um CMOS
    Talekar, Sanjay G.
    Ramasamy, S.
    Lakshminarayanan, G.
    Venkataramani, B.
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 86 - 90
  • [9] A 7-bit 1-GS/s Flash ADC with Background Calibration
    Tsukamoto, Sanroku
    Miyahara, Masaya
    Matsuzawa, Akira
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (04) : 298 - 307
  • [10] A 7-bit 40 MS/s single-ended asynchronous SAR ADC in 65 nm CMOS
    Ye Xu
    Trond Ytterdal
    Analog Integrated Circuits and Signal Processing, 2014, 80 : 349 - 357