A 7-bit 400MS/s sub-ranging flash ADC in 0.18um CMOS

被引:0
|
作者
Lee, Hwei-Yu [1 ]
Wang, I-Hsin [1 ]
Liu, Shen-Luan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
sub-ranging; analog-to-digital converter; latency; interpolating;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 7-bit 400 MS/s sub-ranging flash analog-to-digital data converter (ADC) with short latency is presented. To improve the sampling rate, the fine pre-amplifiers combined with the switched current sources are adopted instead of the switch matrix in a conventional sub-ranging ADC. The proposed architecture avoids the noise coupling from the switches and reduces the parasitic capacitances, which limit the resolution and bandwidth of a sub-ranging ADC. This prototype has been fabricated in 0.18um CMOS process. It dissipates 108 mW with a supple of 1.8 V and occupies the active area 0.64mm(2). The measured performance achieves the signal to noise plus distortion ratio (SNDR) of 40 dB at sampling rate of 400 MS/s. The measured differential nonlinearity (DNL) and integral nonlinearity (INL) are +/-0.9-LSB and +/-0.7-LSB, respectively.
引用
收藏
页码:11 / +
页数:2
相关论文
共 50 条
  • [31] 8 bit 400 MS/s CMOS折叠插值结构ADC的设计
    刘兴强
    李冬梅
    半导体技术, 2009, 34 (09) : 923 - 926
  • [32] A 6b 100MS/s 0.28mm2 5mW 0.18um CMOS F/I ADC with a novel folder reduction technique
    Moon, Junho
    Jung, Seunghwi
    Hwang, Sanghoon
    Song, Minkyu
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 140 - 143
  • [33] A 1-V 400MS/s 14bit self-calibrated CMOS DAC with enhanced dynamic linearity
    Saeedi, S
    Mehrmanesh, S
    Atarodi, M
    Aslanzadeh, HA
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 349 - 352
  • [34] A 10 bit 200 MS/s pipeline ADC using loading-balanced architecture in 0.18 μm CMOS
    Linfeng Wang
    Qiao Meng
    Hao Zhi
    Fei Li
    Journal of Semiconductors, 2017, 38 (07) : 107 - 114
  • [35] A dual-channel 6b 1GS/s 0.18um CMOS ADC for ultra wide-band communication systems
    Cho, Young-Jae
    Lee, Kyung-Hoon
    Choi, Hee-Cheol
    Kim, Young-Ju
    Moon, Kyoung-Jun
    Lee, Seung-Hoon
    Hyun, Seok-Bong
    Park, Seong-Su
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 339 - +
  • [36] An 8-bit 300MS/s switched-current pipeline ADC in 0.18 μm CMOS
    Sedighi, Behnam
    Bakhtiar, Mehrdad Sharif
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1481 - 1484
  • [37] A 10 bit 50 MS/s SAR ADC with partial split capacitor switching scheme in 0.18 μm CMOS
    李冬
    孟桥
    黎飞
    Journal of Semiconductors, 2016, (01) : 110 - 116
  • [38] A 10 bit 200 MS/s pipeline ADC using loading-balanced architecture in 0.18 μm CMOS
    Linfeng Wang
    Qiao Meng
    Hao Zhi
    Fei Li
    Journal of Semiconductors, 2017, (07) : 107 - 114
  • [39] A 10 bit 50 MS/s SAR ADC with partial split capacitor switching scheme in 0.18 μm CMOS
    李冬
    孟桥
    黎飞
    Journal of Semiconductors, 2016, 37 (01) : 110 - 116
  • [40] A 7b 400 MS/s pipelined SAR ADC in 65 nm CMOS
    Ding, Ruixue
    Dang, Li
    Lin, Hanchao
    Sun, Depeng
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2020, 95