A 7-bit 400MS/s sub-ranging flash ADC in 0.18um CMOS

被引:0
|
作者
Lee, Hwei-Yu [1 ]
Wang, I-Hsin [1 ]
Liu, Shen-Luan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
sub-ranging; analog-to-digital converter; latency; interpolating;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 7-bit 400 MS/s sub-ranging flash analog-to-digital data converter (ADC) with short latency is presented. To improve the sampling rate, the fine pre-amplifiers combined with the switched current sources are adopted instead of the switch matrix in a conventional sub-ranging ADC. The proposed architecture avoids the noise coupling from the switches and reduces the parasitic capacitances, which limit the resolution and bandwidth of a sub-ranging ADC. This prototype has been fabricated in 0.18um CMOS process. It dissipates 108 mW with a supple of 1.8 V and occupies the active area 0.64mm(2). The measured performance achieves the signal to noise plus distortion ratio (SNDR) of 40 dB at sampling rate of 400 MS/s. The measured differential nonlinearity (DNL) and integral nonlinearity (INL) are +/-0.9-LSB and +/-0.7-LSB, respectively.
引用
收藏
页码:11 / +
页数:2
相关论文
共 50 条
  • [21] A 42 mW 2 GS/s 4-bit flash ADC in 0.18-μm CMOS
    Wu, Lianhong
    Huang, Fengyi
    Gao, Yang
    Wang, Yan
    Cheng, Jia
    2009 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2009), 2009, : 1455 - 1459
  • [22] A 0.55 V 7-bit 160 MS/s Interpolated Pipeline ADC Using Dynamic Amplifiers
    Lin, James
    Paik, Daehwa
    Lee, Seungjong
    Miyahara, Masaya
    Matsuzawa, Akira
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [23] A 6-Bit 800MS/s Flash ADC in 0.35μm CMOS
    Ghasemzadeh, Mehdi
    Soltani, Arefeh
    Akbari, Amin
    Hadidi, Khayrollah
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 234 - 238
  • [24] A configurable nonbinary 7/8-bit 800-400 MS/s SAR ADC in 65 nm CMOS
    Mao, Henghui
    Li, Dengquan
    Liu, Shubin
    MICROELECTRONICS JOURNAL, 2022, 122
  • [25] A 7-bit 900-MS/s 2-Then-3-bit/cycle SAR ADC With Background Offset Calibration
    Li, Dengquan
    Zhu, Zhangming
    Liu, Jiaxin
    Zhuang, Haoyu
    Yang, Yintang
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (11) : 3051 - 3063
  • [26] A 400-MS/s 10-b 8 interleaved SAR ADC in 0.13 um CMOS
    Zhu, Xiaoge
    Zhou, Lei
    Wu, Danyu
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [27] MDAC Design for an 8-bit 40 MS/s Pipelined ADC in a 0.18μm CMOS Process
    Dendouga, Abdelghani
    Oussalah, Slimane
    Lakhdar, Nacereddine
    Lakehal, Brahim
    2018 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICCEE), 2018, : 160 - 162
  • [28] A 10-Bit 5 MS/s VCO-SAR ADC in 0.18-μm CMOS
    Xie, Yi
    Liang, Yuhua
    Liu, Maliang
    Liu, Shubin
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (01) : 26 - 30
  • [29] 14 bit 50 MS/s 0.18 μm CMOS pipeline ADC based on digital error calibration
    Lee, K. -H.
    Kim, Y. -J.
    Kim, K. -S.
    Lee, S. -H.
    ELECTRONICS LETTERS, 2009, 45 (21) : 1067 - 1068
  • [30] A BULK CMOS 20MS/S 7B FLASH ADC
    FUJITA, Y
    MASUDA, E
    SAKAMOTO, S
    SAKAUE, T
    SATO, Y
    ISSCC DIGEST OF TECHNICAL PAPERS, 1984, 27 : 56 - 57