Asynchronous switching for low-power networks-on-chip

被引:8
|
作者
El-Moursy, Magdy A. [1 ]
Shawkey, Heba A. [2 ]
机构
[1] Mentor Graph Corp, Cairo, Egypt
[2] Elect Res Inst, Microelect Dept, Cairo, Egypt
关键词
NoC; Power dissipation; Asynchronous; INTERCONNECT; OPTIMIZATION; DESIGN; GALS;
D O I
10.1016/j.mejo.2011.10.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Asynchronous switching is proposed to achieve low power Network on Chip. Asynchronous switching reduces the power dissipation of the network if the activity factor of the data transfer between two ports alpha(data) is less than A alpha(c)+B alpha(c/k). Closed form expressions for power dissipation of different network topologies are provided for both synchronous and asynchronous switching. The expressions are technology independent and are used for power estimation. Asynchronous switching is compared with synchronous switching for different network densities N/LcXLc. The area of the asynchronous switch is 50% greater than the area of the synchronous switch. However, the power dissipation of asynchronous switching decreased by up to 70.8% as compared to the power dissipation of the conventional synchronous switching for Butter-Fly Fat Tree (BFT) topology. Asynchronous switching is more efficient in CLICHE topology than in both BFT and Octagon topologies achieving higher power reduction 75.7%. Asynchronous switching becomes more efficient as technology advances and network density increases. A reduction in power dissipation reaches 82.3% for 256 IPs with the same chip size. Even with clock gating, asynchronous switching achieves significant power reduction 77.7% for 75% clock activity factor. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1370 / 1379
页数:10
相关论文
共 50 条
  • [41] TLM-based Verification of a Combined Switching Networks-on-Chip Router
    Sabry, Mohamed M.
    El-Kharashi, M. Watheq
    Bedor, Hassan Shehata
    Salem, Ashraf
    2008 FORUM ON SPECIFICATION, VERIFICATION AND DESIGN LANGUAGES, 2008, : 255 - +
  • [42] A Low-Power SerDes for High-Speed On-Chip Networks
    Park, Dongjun
    Yoon, Junsub
    Kim, Jongsun
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 252 - 253
  • [43] An asynchronous low-power medium access control protocol for wireless sensor networks
    Wang, Heping
    Zhang, Xiaobo
    Nait-Abdesselam, Farid
    Khokhar, Ashfaq
    WIRELESS COMMUNICATIONS & MOBILE COMPUTING, 2013, 13 (06): : 604 - 618
  • [44] Mapping of Embedded Applications on Hybrid Networks-on-Chip with Multiple Switching Mechanisms
    Jiang, Guoyue
    Li, Zhaolin
    Wang, Fang
    Wei, Shaojun
    IEEE EMBEDDED SYSTEMS LETTERS, 2015, 7 (02) : 59 - 62
  • [45] Modeling and Tools for Power Supply Variations Analysis in Networks-on-Chip
    Dahir, Nizar S.
    Mak, Terrence
    Xia, Fei
    Yakovlev, Alexandre
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 679 - 690
  • [46] Novel methodologies for performance & power efficient reconfigurable networks-on-chip
    Sethuraman, Balasubramanian
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 925 - 926
  • [47] Automatic Generation of Peak-Power Traffic for Networks-on-Chip
    Seitanidis, Ioannis
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (01) : 96 - 108
  • [48] Fine-Grained Runtime Power Budgeting for Networks-on-Chip
    Wang, Xiaohang
    Wang, Tengfei
    Mak, Terrence
    Yang, Mei
    Jiang, Yingtao
    Daneshtalab, Masoud
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 160 - 165
  • [49] An asynchronous Viterbi Decoder for low-power applications
    Javadi, B
    Naderi, M
    Pedram, H
    Afzali-Kusha, A
    Akbari, MK
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 471 - 480
  • [50] A low-power asynchronous VLSI FIR filter
    Bartlett, VA
    Grass, E
    2001 CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 2001, : 29 - 39