Asynchronous switching for low-power networks-on-chip

被引:8
|
作者
El-Moursy, Magdy A. [1 ]
Shawkey, Heba A. [2 ]
机构
[1] Mentor Graph Corp, Cairo, Egypt
[2] Elect Res Inst, Microelect Dept, Cairo, Egypt
关键词
NoC; Power dissipation; Asynchronous; INTERCONNECT; OPTIMIZATION; DESIGN; GALS;
D O I
10.1016/j.mejo.2011.10.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Asynchronous switching is proposed to achieve low power Network on Chip. Asynchronous switching reduces the power dissipation of the network if the activity factor of the data transfer between two ports alpha(data) is less than A alpha(c)+B alpha(c/k). Closed form expressions for power dissipation of different network topologies are provided for both synchronous and asynchronous switching. The expressions are technology independent and are used for power estimation. Asynchronous switching is compared with synchronous switching for different network densities N/LcXLc. The area of the asynchronous switch is 50% greater than the area of the synchronous switch. However, the power dissipation of asynchronous switching decreased by up to 70.8% as compared to the power dissipation of the conventional synchronous switching for Butter-Fly Fat Tree (BFT) topology. Asynchronous switching is more efficient in CLICHE topology than in both BFT and Octagon topologies achieving higher power reduction 75.7%. Asynchronous switching becomes more efficient as technology advances and network density increases. A reduction in power dissipation reaches 82.3% for 256 IPs with the same chip size. Even with clock gating, asynchronous switching achieves significant power reduction 77.7% for 75% clock activity factor. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1370 / 1379
页数:10
相关论文
共 50 条
  • [31] QoS in Networks-on-Chip - Beyond Priority and Circuit Switching Techniques
    Mello, Aline
    Calazans, Ney
    Moraes, Fernando
    VLSI-SOC: ADVANCED TOPICS ON SYSTEMS ON A CHIP, 2009, 291 : 109 - 130
  • [32] Area and Power Modeling for Networks-on-Chip with Layout Awareness
    Meloni, Paolo
    Loi, Igor
    Angiolini, Federico
    Carta, Salvatore
    Barbaro, Massimo
    Raffo, Luigi
    Benini, Luca
    VLSI DESIGN, 2007,
  • [33] Design and implementation of low-power asynchronous
    Ma, Yi-Di
    Hou, Jian-Jun
    Ma, Yuan-Yuan
    Beijing Jiaotong Daxue Xuebao/Journal of Beijing Jiaotong University, 2006, 30 (02): : 61 - 64
  • [34] A Low-Latency and Low-Power Hybrid Scheme for On-Chip Networks
    Jiang, Guoyue
    Li, Zhaolin
    Wang, Fang
    Wei, Shaojun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (04) : 664 - 677
  • [35] Wireless on Networks-on-Chip
    Taskin, Baris
    2013 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2013,
  • [36] An Encoding Scheme to Reduce Power Consumption in Networks-on-Chip
    Ascia, Giuseppe
    Catania, Vincenzo
    Fazzino, Fabrizio
    Palesi, Maurizio
    2009 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES 2009), 2009, : 15 - 20
  • [37] Routerless Networks-on-Chip
    Alazemi, Fawaz
    Azizimazreah, Arash
    Bose, Bella
    Chen, Lizhong
    2018 24TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2018, : 492 - 503
  • [38] Cost-Effective and Flexible Asynchronous Interconnect Technology for GALS Networks-on-Chip
    Bertozzi, Davide
    Miorandi, Gabriele
    Tala, Mahdi
    Nowick, Steven M.
    2017 FIRST NEW GENERATION OF CAS (NGCAS), 2017, : 77 - 80
  • [39] Low energy mapping for tree based networks-on-chip
    Chang Z.-W.
    Sang N.
    Xiong G.-Z.
    Dianzi Keji Daxue Xuebao/Journal of the University of Electronic Science and Technology of China, 2010, 39 (04): : 607 - 611
  • [40] Low-Overhead Error Detection for Networks-on-Chip
    Berman, Amit
    Keidar, Idit
    2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 219 - 224