Asynchronous switching for low-power networks-on-chip

被引:8
|
作者
El-Moursy, Magdy A. [1 ]
Shawkey, Heba A. [2 ]
机构
[1] Mentor Graph Corp, Cairo, Egypt
[2] Elect Res Inst, Microelect Dept, Cairo, Egypt
关键词
NoC; Power dissipation; Asynchronous; INTERCONNECT; OPTIMIZATION; DESIGN; GALS;
D O I
10.1016/j.mejo.2011.10.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Asynchronous switching is proposed to achieve low power Network on Chip. Asynchronous switching reduces the power dissipation of the network if the activity factor of the data transfer between two ports alpha(data) is less than A alpha(c)+B alpha(c/k). Closed form expressions for power dissipation of different network topologies are provided for both synchronous and asynchronous switching. The expressions are technology independent and are used for power estimation. Asynchronous switching is compared with synchronous switching for different network densities N/LcXLc. The area of the asynchronous switch is 50% greater than the area of the synchronous switch. However, the power dissipation of asynchronous switching decreased by up to 70.8% as compared to the power dissipation of the conventional synchronous switching for Butter-Fly Fat Tree (BFT) topology. Asynchronous switching is more efficient in CLICHE topology than in both BFT and Octagon topologies achieving higher power reduction 75.7%. Asynchronous switching becomes more efficient as technology advances and network density increases. A reduction in power dissipation reaches 82.3% for 256 IPs with the same chip size. Even with clock gating, asynchronous switching achieves significant power reduction 77.7% for 75% clock activity factor. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1370 / 1379
页数:10
相关论文
共 50 条
  • [1] Low-Power Coding for Networks-on-Chip with Virtual Channels
    Garcia-Ortiz, Alberto
    Indrusiak, Leandro S.
    Murgan, Tudor
    Glesner, Manfred
    JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (01) : 77 - 84
  • [2] Power Characteristics of Asynchronous Networks-on-Chip
    Rashed, Maher
    Abd El Ghany, Mohamed A.
    Ismail, Mohammed
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 160 - 165
  • [3] Low-power Networks-on-Chip: Progress and Remaining Challenges
    Buckler, Mark
    Burleson, Wayne
    Sadowski, Greg
    2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 132 - 134
  • [4] ASYNCHRONOUS SWITCHING FOR LOW-POWER OCTAGON NETWORK-ON-CHIP
    El-Moursy, Magdy A.
    Shawkey, Heba A.
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 256 - 259
  • [5] A Low-Swing Crossbar and Link Generator for Low-Power Networks-on-Chip
    Chen, Chia-Hsin Owen
    Park, Sunghyun
    Krishna, Tushar
    Peh, Li-Shiuan
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 779 - 786
  • [6] Efficient Sharing of Optical Resources in Low-Power Optical Networks-on-Chip
    Werner, Sebastian
    Navaridas, Javier
    Lujan, Mikel
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2017, 9 (05) : 364 - 374
  • [7] Data Encoding for Low-Power in Wormhole-Switched Networks-on-Chip
    Palesi, Maurizio
    Fazzino, Fabrizio
    Ascia, Giuseppe
    Catania, Vincenzo
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 119 - 126
  • [8] PMD: A Low-Power Code for Networks-on-Chip Based on Virtual Channels
    Garcia-Ortiz, Alberto
    Indrusiak, Leandro S.
    Murgan, Tudor
    Glesner, Manfred
    INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 219 - +
  • [9] Asynchronous design of networks-on-chip
    Sparso, Jens
    2007 NORCHIP, 2007, : 225 - 228
  • [10] Practical and Theoretical Considerations on Low-Power Probability-Codes for Networks-on-Chip
    Garcia-Ortiz, Alberto
    Indrusiak, Leandro S.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2011, 6448 : 160 - +