Fast hard multiple generators for radix-8 Booth encoded modulo 2n-1 and modulo 2n+1 multipliers

被引:0
|
作者
Muralidharan, Ramya [1 ]
Chang, Chip-Hong [1 ]
机构
[1] Nanyang Technol Univ, Ctr High Performance Embedded Syst, Singapore, Singapore
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Hard multiple generation is the bottleneck operation in radix-8 Booth encoded modulo 2(n)-1 and modulo 2(n)+1 multipliers. In this paper, fast hard multiple generators for the moduli 2(n)-1 and 2(n)+1 are proposed. They are implemented as parallel-prefix structures based on the simplified carry equations. Synthesis results based on TSMC 0.18 mu m, 1.8V CMOS standard-cell library show that the proposed modulo 2(n)-1 hard multiple generator reduces the critical path delay of the fastest general-purpose modulo 2(n)-1 adder by 12% and 10% for n = 8 and n = 64, respectively. Compared to the smallest modulo 2(n)-1 adder, the proposed design leads to 19% and 12% savings in silicon area for n = 8 and n = 64, respectively. The proposed modulo 2(n)+1 hard multiple generator also has the least critical path delay among the existing modulo 2(n)+1 adders.
引用
收藏
页码:717 / 720
页数:4
相关论文
共 50 条
  • [41] Modulo 2n+1 Addition and Multiplication for Redundant Operands
    Tsoumanis, Kostas
    Efstathiou, Constantinos
    Pekmestzi, Kiamal
    2014 9TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2014, : 205 - 210
  • [42] Diminished-1 modulo 2n+1 squarer design
    Vergos, HT
    Efstathiou, C
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (05): : 561 - 566
  • [43] Diminished-1 modulo 2n+1 squarer design
    Vergos, HT
    Efstathiou, C
    PROCEEDINGS OF THE EUROMICRO SYSTEMS ON DIGITAL SYSTEM DESIGN, 2004, : 380 - 386
  • [44] On the modulo 2n+1 addition and subtraction for weighted operands
    Efstathiou, Constantinos
    Kouretas, Ioannis
    Kitsos, Paris
    MICROPROCESSORS AND MICROSYSTEMS, 2023, 101
  • [45] A Low Complexity Modulo 2n+1 Squarer Design
    Muralidharan, Ramya
    Chang, Chip-Hong
    Jong, Ching-Chuen
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1296 - 1299
  • [46] On the modulo 2n+1 subtract units for weighted operands
    Efstathiou, Costas
    Voyiatzis, Ioannis
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 136 - 139
  • [47] ON IMPLEMENTING EFFICIENT MODULO 2n+1 ARITHMETIC COMPONENTS
    Vergos, Haridimos T.
    Bakalis, Dimitris
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2010, 19 (05) : 911 - 930
  • [48] MULTIFUNCTION RNS MODULO 2n ± 1 MULTIPLIERS
    Juang, Tso-Bing
    Kuo, Chao-Tsung
    Wu, Go-Long
    Huang, Jian-Hao
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2012, 21 (04)
  • [49] Fast Sign Detection for RNS (2n-1, 2n, 2n+1)
    Tomczak, Tadeusz
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) : 1502 - 1511
  • [50] Fused Modulo 2n-1 Add-Multiply Unit
    Tsoumanis, Kostas
    Pekmestzi, Kiamal
    Efstathiou, Constantinos
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 40 - 43