A high-performance full swing 1-bit hybrid full adder cell

被引:9
|
作者
Hussain, Shahbaz [1 ]
Hasan, Mehedi [2 ,3 ]
Agrawal, Gazal [1 ]
Hasan, Mohd [1 ]
机构
[1] Aligarh Muslim Univ, Dept Elect Engn, Aligarh, Uttar Pradesh, India
[2] North South Univ, Dept Elect & Comp Engn, Dhaka, Bangladesh
[3] Univ Sci & Technol Chittagong, Dept Elect & Elect Engn, Zakir Hossain Rd, Khulshi 4202, Chattogram, Bangladesh
关键词
1-bit adder; FinFET; full adder; hybrid adder; XOR-XNOR; DESIGN;
D O I
10.1049/cds2.12097
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study proposes an 18-transistor full adder (FA) cell based on the full swing hybrid logic style. It has a first stage comprising the XOR-XNOR module followed by pass transistors and inverters to generate the sum and carry outputs. The performance evaluation of the proposed FA cell has been carried out using an HSPICE simulator at the 16 nm process node by comparing it with eight existing FAs over the supply voltage ranging from 0.4 to 1.0 V. The proposed adder achieved 34.77% improvement in propagation delay, 48.8% improvement in average power and 66.58% improvement in Power Delay Product compared to the conventional CMOS Mirror adder while operating at 0.8 V. Moreover, its performance metrics are also better than those of other latest existing adder cells. Hence, the proposed FA is suitable for modern high performance digital processors.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [41] Design of a Scalable Low-Power 1-Bit Hybrid Full Adder for Fast Computation
    Hasan, Mehedi
    Hossein, Md. Jobayer
    Hossain, Mainul
    Zaman, Hasan U.
    Islam, Sharnali
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (08) : 1464 - 1468
  • [42] Low Power Noise Tolerant Domino 1-Bit Full Adder
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 125 - 129
  • [43] Design of 1-bit Full Adder using β-Driven Threshold Element
    Paul, Madhusmita
    Kapoor, Neha
    Modak, Rohini
    Paul, Tathagata
    Chaudhuri, Rajarshi Roy
    Chowdhury, Subhajit Dutta
    Sarkar, Mili
    2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
  • [44] Delay and Energy Efficiency Analysis of a 1-bit CMOS Full Adder
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (2-3): : 263 - 269
  • [45] Experimental Demonstration of a 1-Bit Full Adder in Perpendicular Nanomagnetic Logic
    Breitkreutz, Stephan
    Kiermaier, Josef
    Eichwald, Irina
    Hildbrand, Christian
    Csaba, Gyorgy
    Schmitt-Landsiedel, Doris
    Becherer, Markus
    IEEE TRANSACTIONS ON MAGNETICS, 2013, 49 (07) : 4464 - 4467
  • [46] Design of power efficient stable 1-bit full adder circuit
    Subramaniam, Shahmini
    Singh, Ajay Kumar
    Murthy, Gajula Ramana
    IEICE ELECTRONICS EXPRESS, 2018, 15 (14):
  • [47] Comprehensive study of 1-Bit full adder cells: review, performance comparison and scalability analysis
    Hasan, Mehedi
    Siddique, Abdul Hasib
    Mondol, Abdal Hoque
    Hossain, Mainul
    Zaman, Hasan U.
    Islam, Sharnali
    SN APPLIED SCIENCES, 2021, 3 (06):
  • [48] A scalable high-speed hybrid 1-bit full adder design using XOR-XNOR module
    Hasan, Mehedi
    Islam, Sharnali
    Hossain, Mainul
    Zaman, Hasan U.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3597 - 3606
  • [49] Comprehensive study of 1-Bit full adder cells: review, performance comparison and scalability analysis
    Mehedi Hasan
    Abdul Hasib Siddique
    Abdal Hoque Mondol
    Mainul Hossain
    Hasan U. Zaman
    Sharnali Islam
    SN Applied Sciences, 2021, 3
  • [50] High-performance low-power full-swing full adder cores with output driving capability
    Tung, Chiou-Kou
    Shieh, Shao-Hui
    Hung, Yu-Cherng
    Tsai, Ming-Chien
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 614 - +