A high-performance full swing 1-bit hybrid full adder cell

被引:9
|
作者
Hussain, Shahbaz [1 ]
Hasan, Mehedi [2 ,3 ]
Agrawal, Gazal [1 ]
Hasan, Mohd [1 ]
机构
[1] Aligarh Muslim Univ, Dept Elect Engn, Aligarh, Uttar Pradesh, India
[2] North South Univ, Dept Elect & Comp Engn, Dhaka, Bangladesh
[3] Univ Sci & Technol Chittagong, Dept Elect & Elect Engn, Zakir Hossain Rd, Khulshi 4202, Chattogram, Bangladesh
关键词
1-bit adder; FinFET; full adder; hybrid adder; XOR-XNOR; DESIGN;
D O I
10.1049/cds2.12097
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study proposes an 18-transistor full adder (FA) cell based on the full swing hybrid logic style. It has a first stage comprising the XOR-XNOR module followed by pass transistors and inverters to generate the sum and carry outputs. The performance evaluation of the proposed FA cell has been carried out using an HSPICE simulator at the 16 nm process node by comparing it with eight existing FAs over the supply voltage ranging from 0.4 to 1.0 V. The proposed adder achieved 34.77% improvement in propagation delay, 48.8% improvement in average power and 66.58% improvement in Power Delay Product compared to the conventional CMOS Mirror adder while operating at 0.8 V. Moreover, its performance metrics are also better than those of other latest existing adder cells. Hence, the proposed FA is suitable for modern high performance digital processors.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [31] On the design of low-energy hybrid CMOS 1-bit full adder cells
    Goel, S
    Gollamudi, S
    Kumar, A
    Bayoumi, M
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 209 - 212
  • [32] Low-Power High-Speed Double Gate 1-bit Full Adder Cell
    Kumar, Raushan
    Roy, Sahadev
    Bhunia, C. T.
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2016, 62 (04) : 329 - 334
  • [33] A 4-bit CMOS Full Adder of 1-bit Hybrid 13T Adder With A New SUM Circuit
    Jie, Lee Shing
    Ruslan, Siti Hawa
    PROCEEDINGS OF THE 14TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2016,
  • [34] Performance analysis of low-power 1-bit CMOS full adder cells
    Shams, AM
    Darwish, TK
    Bayoumi, MA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (01) : 20 - 29
  • [35] A Low-Power High-Speed 16T 1-Bit Hybrid Full Adder
    Agrawal, Priya
    Raghuvanshi, D. K.
    Gupta, M. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 348 - 352
  • [36] Design and Implementation of a 1-bit FinFET Full Adder Cell for ALU in Subthreshold Region
    Tahrim, 'Aqilah Binti Abdul
    Tan, Michael Loong Peng
    2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 44 - 47
  • [37] Memristor based XNOR for high speed area efficient 1-bit Full Adder
    Singh, Anuradha
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2017, : 1549 - 1553
  • [38] A Novel High-Performance Hybrid Full Adder for VLSI Circuits
    Thiruvengadam Rajagopal
    Arvind Chakrapani
    Circuits, Systems, and Signal Processing, 2021, 40 : 5718 - 5732
  • [39] A Novel High-Performance Hybrid Full Adder for VLSI Circuits
    Rajagopal, Thiruvengadam
    Chakrapani, Arvind
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5718 - 5732
  • [40] A Competent Design of 2:1 Multiplexer and Its Application in 1-Bit Full Adder Cell
    Dubey, Amit
    Dubey, Sachin
    Akashe, Shyam
    PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1519 - 1523