A 10-Bit Column-Parallel Single Slope ADC Based on Two-Step TDC with Error Calibration for CMOS Image Sensors

被引:6
|
作者
Xu, Jiangtao [1 ]
Yu, Jing [1 ]
Huang, Fujun [1 ]
Nie, Kaiming [1 ]
机构
[1] Tianjin Univ, Sch Elect Informat Engn, Tianjin 300072, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS image sensor; column-parallel single-slope ADC; time-to-digital converter; high conversion speed; error calibration; TO-DIGITAL CONVERTER;
D O I
10.1142/S0218126615500541
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 10-bit column-parallel single slope analog-to-digital converter (SS ADC) with a two-step time-to-digital converter (TDC) to overcome the long conversion time problem in conventional SS ADC for high-speed CMOS image sensors (CIS). The time interval proportional to the input signal is generated by a ramp generator and a comparator, which is digitized by a two-step TDC consisting of coarse and fine conversions to achieve a high-precision time-interval measurement. To mitigate the impact of propagation delay mismatch, a calibration circuit is also proposed to calibrate the delay skew within -T/2 to T/2. The proposed ADC is designed in 0.18 mu m CMOS process. The power dissipation of each column circuit is 232 mu W at supply voltages of 3.3V for the analog circuits and 1.8V for the digital blocks. The post simulation results indicate that the ADC achieves a SNDR of 60.89 dB (9.82 ENOB) and a SFDR of 79.98 dB at a conversion rate of 2 MS/s after calibration, while the SNDR and SFDR are limited to 41.52 dB and 67.64 dB, respectively before calibration. The differential nonlinearity (DNL) and integral nonlinearity (INL) without calibration are +15.80/-15.29 LSB and +1.68/-15.34 LSB while they are reduced down to +0.75/-0.25 LSB and +0.76/-0.78 LSB with the proposed calibration.
引用
收藏
页数:16
相关论文
共 50 条
  • [41] High Speed Column-Parallel CDS/ADC Circuit with Nonlinearity Compensation for CMOS Image Sensors
    姚素英
    杨志勋
    赵士彬
    徐江涛
    Transactions of Tianjin University, 2011, 17 (02) : 79 - 84
  • [42] Optimal design of 10-bit single-slope ADC for CMOS image sensor based on swarm intelligent optimization algorithm
    Ma, Yan-Hua
    Li, Ji-Tong
    Zhu, Ming
    Chang, Yu-Chun
    IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (08) : 787 - 802
  • [43] High speed column-parallel CDS/ADC circuit with nonlinearity compensation for CMOS image sensors
    Yao S.
    Yang Z.
    Zhao S.
    Xu J.
    Transactions of Tianjin University, 2011, 17 (2) : 79 - 84
  • [44] A Low-Power 10-bit Single-Slope ADC Using Power Gating and Multi-Clocks for CMOS Image Sensors
    Jeon, Byoung-Kwan
    Hong, Seong-Kwan
    Kwon, Oh-Kyong
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 257 - 258
  • [45] A new two-step single slope A/D converter for using in CMOS image sensors
    Teymouri, Masood
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (02) : 209 - 219
  • [46] A 10 Bit 5 MS/s Column SAR ADC With Digital Error Correction for CMOS Image Sensors
    Xie, Shuang
    Theuwissen, Albert
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (06) : 984 - 988
  • [47] Column-Parallel ADCs for CMOS Image Sensors and Their FoM-Based Evaluations
    Kawahito, Shoji
    IEICE TRANSACTIONS ON ELECTRONICS, 2018, E101C (07): : 444 - 456
  • [48] A low-power two-step gray-code counter for single-slope ADC in CMOS image sensors
    Gu, Xiaofeng
    Zhong, Sikai
    Zhong, Xiaoyu
    Zhou, Taotao
    Li, Wenzhuo
    Yu, Zhiguo
    Integration, 2025, 101
  • [49] A 63.2μW 11-bit Column Parallel Single-slope ADC with Power Supply Noise Suppression for CMOS Image Sensors
    Wei, Jingwei
    Li, Xuan
    Sun, Lei
    Li, Dongmei
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [50] A 1-μs Ramp Time 12-bit Column-Parallel Flash TDC-Interpolated Single-Slope ADC With Digital Delay-Element Calibration
    Levski, Deyan
    Wany, Martin
    Choubey, Bhaskar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (01) : 54 - 67