A 10-Bit Column-Parallel Single Slope ADC Based on Two-Step TDC with Error Calibration for CMOS Image Sensors

被引:6
|
作者
Xu, Jiangtao [1 ]
Yu, Jing [1 ]
Huang, Fujun [1 ]
Nie, Kaiming [1 ]
机构
[1] Tianjin Univ, Sch Elect Informat Engn, Tianjin 300072, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS image sensor; column-parallel single-slope ADC; time-to-digital converter; high conversion speed; error calibration; TO-DIGITAL CONVERTER;
D O I
10.1142/S0218126615500541
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 10-bit column-parallel single slope analog-to-digital converter (SS ADC) with a two-step time-to-digital converter (TDC) to overcome the long conversion time problem in conventional SS ADC for high-speed CMOS image sensors (CIS). The time interval proportional to the input signal is generated by a ramp generator and a comparator, which is digitized by a two-step TDC consisting of coarse and fine conversions to achieve a high-precision time-interval measurement. To mitigate the impact of propagation delay mismatch, a calibration circuit is also proposed to calibrate the delay skew within -T/2 to T/2. The proposed ADC is designed in 0.18 mu m CMOS process. The power dissipation of each column circuit is 232 mu W at supply voltages of 3.3V for the analog circuits and 1.8V for the digital blocks. The post simulation results indicate that the ADC achieves a SNDR of 60.89 dB (9.82 ENOB) and a SFDR of 79.98 dB at a conversion rate of 2 MS/s after calibration, while the SNDR and SFDR are limited to 41.52 dB and 67.64 dB, respectively before calibration. The differential nonlinearity (DNL) and integral nonlinearity (INL) without calibration are +15.80/-15.29 LSB and +1.68/-15.34 LSB while they are reduced down to +0.75/-0.25 LSB and +0.76/-0.78 LSB with the proposed calibration.
引用
收藏
页数:16
相关论文
共 50 条
  • [31] A high-speed 13-bit two-step single-slope ADC for large array CMOS image sensors
    Xu, Ruiming
    Guo, Zhongjie
    Yu, Ningmei
    Liu, Suiyang
    INTEGRATION-THE VLSI JOURNAL, 2023, 91 : 119 - 125
  • [32] Design of a CMOS Image Sensor with a 10-bit Two-Step Single-Slope A/D Converter and a Hybrid Correlated Double Sampling
    Hwang, Yeonseong
    Lee, Seongjoo
    Song, Minkyu
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [33] A distributed ramp signal generator of column-parallel single-slope ADCs for CMOS image sensors
    Imai, Kaita
    Yasutomi, Keita
    Kagawa, Keiichiro
    Kawahito, Shoji
    IEICE ELECTRONICS EXPRESS, 2012, 9 (24): : 1893 - 1899
  • [34] 2?s row time 12-bit column-parallel single slope ADC for high-speed CMOS image sensor
    Wang, Gaoyuan
    Chen, Quanmin
    Xu, Jiangtao
    Nie, Kaiming
    MICROELECTRONICS JOURNAL, 2023, 135
  • [35] A CMOS 6-mW 10-bit 100-MS/s Two-Step ADC
    Chung, Yung-Hui
    Wu, Jieh-Tsorng
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 137 - 140
  • [36] Single Slope/SAR Column-parallel ADC With Mixed-Signal Error Correction
    Tang, Fang
    Cao, Yuan
    Zhao, Xiaojin
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 237 - 240
  • [37] A CMOS 6-mW 10-bit 100-MS/s Two-Step ADC
    Chung, Yung-Hui
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2217 - 2226
  • [38] High Speed Column-Parallel CDS/ADC Circuit with Nonlinearity Compensation for CMOS Image Sensors
    姚素英
    杨志勋
    赵士彬
    徐江涛
    Transactions of Tianjin University, 2011, (02) : 79 - 84
  • [39] An input folding high speed cyclic ADC for column-parallel readout in CMOS image sensors
    Kaur, Amandeep
    Sarkar, Mukul
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 910 - 914
  • [40] A 10-bit 500Ms/s two-step flash ADC
    Celebi, A
    Aytar, O
    Tangel, A
    EUROCON 2005: THE INTERNATIONAL CONFERENCE ON COMPUTER AS A TOOL, VOL 1 AND 2 , PROCEEDINGS, 2005, : 898 - 901