High speed column-parallel CDS/ADC circuit with nonlinearity compensation for CMOS image sensors

被引:0
|
作者
Yao S. [1 ]
Yang Z. [1 ]
Zhao S. [1 ]
Xu J. [1 ]
机构
[1] School of Electronic Information Engineering, Tianjin University
基金
中国国家自然科学基金;
关键词
CMOS image sensor; high speed; low power consumption; nonlinear offset compensation; two-step single-slope ADC;
D O I
10.1007/s12209-011-1538-z
中图分类号
学科分类号
摘要
A high speed column-parallel CDS/ADC circuit with nonlinearity compensation is proposed in this paper. The correlated double sampling (CDS) and analog-to-digital converter (ADC) functions are integrated in a three-phase column-parallel circuit based on two floating gate inverters and switched-capacitor network. The conversion rate of traditional single-slope ADC is speeded up by dividing quantization to coarse step and fine step. A storage capacitor is used to store the result of coarse step and locate the section of ramp signal of fine step, which can reduce the clock step from 2 n to 2(n/2+1). The floating gate inverters are implemented to reduce the power consumption. Its induced nonlinear offset is cancelled by introducing a compensation module to the input of inverter, which can equalize the coupling path in three phases of the proposed circuit. This circuit is designed and simulated for CMOS image sensor with 640×480 pixel array using Chartered 0.18 μm process. Simulation results indicate that the resolution can reach 10-bit and the maximum frame rate can reach 200 frames/s with a main clock of 10 MHz. The power consumption of this circuit is less than 36.5 μW with a 3.3 V power supply. The proposed CDS/ADC circuit is suitable for high resolution and high speed image sensors. © 2011 Tianjin University and Springer-Verlag Berlin Heidelberg.
引用
收藏
页码:79 / 84
页数:5
相关论文
共 50 条
  • [1] High Speed Column-Parallel CDS/ADC Circuit with Nonlinearity Compensation for CMOS Image Sensors
    姚素英
    杨志勋
    赵士彬
    徐江涛
    Transactions of Tianjin University, 2011, (02) : 79 - 84
  • [2] High Speed Column-Parallel CDS/ADC Circuit with Nonlinearity Compensation for CMOS Image Sensors
    姚素英
    杨志勋
    赵士彬
    徐江涛
    Transactions of Tianjin University, 2011, 17 (02) : 79 - 84
  • [3] An input folding high speed cyclic ADC for column-parallel readout in CMOS image sensors
    Kaur, Amandeep
    Sarkar, Mukul
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 910 - 914
  • [4] A 10-bit column-parallel cyclic ADC for high-speed CMOS image sensors
    韩烨
    李全良
    石匆
    吴南健
    Journal of Semiconductors, 2013, 34 (08) : 177 - 182
  • [5] A 10-bit column-parallel cyclic ADC for high-speed CMOS image sensors
    Han Ye
    Li Quanliang
    Shi Cong
    Wu Nanjian
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [6] A 10-bit column-parallel cyclic ADC for high-speed CMOS image sensors
    韩烨
    李全良
    石匆
    吴南健
    Journal of Semiconductors, 2013, (08) : 177 - 182
  • [7] A 10-bit high speed column-parallel ADC for CMOS image sensor
    Yao, Suying
    Xu, Wenjing
    Gao, Jing
    Nie, Kaiming
    Xu, Jiangtao
    Tianjin Daxue Xuebao (Ziran Kexue yu Gongcheng Jishu Ban)/Journal of Tianjin University Science and Technology, 2014, 47 (03): : 243 - 248
  • [8] A Low-Power Column-Parallel ADC for High-Speed CMOS Image
    Han Ye
    Li Quanliang
    Shi Cong
    Liu Liyuan
    Wu Nanjian
    INTERNATIONAL SYMPOSIUM ON PHOTOELECTRONIC DETECTION AND IMAGING 2013: IMAGING SENSORS AND APPLICATIONS, 2013, 8908
  • [9] A High-Speed Column-Parallel Time-Digital Single-Slope ADC for CMOS Image Sensors
    Lyu, Nan
    Yu, Ning Mei
    Zhang, He Jiu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2016, E99A (02): : 555 - 559
  • [10] Power and area efficient column-parallel ADC architectures for CMOS image sensors
    Snoeij, Martijn F.
    Theuwissen, Albert J. P.
    Huijsing, Johan H.
    Makinwa, Kofi A. A.
    2007 IEEE SENSORS, VOLS 1-3, 2007, : 523 - 526