A Low-Power CMOS Flip-Flop for High Performance Processors

被引:0
|
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Telecommun, Rourkela, India
关键词
Flip-Flop; CMOS; Domino logic; Dynamic logic; Low power; Power-delay product; processors;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A significant amount of the total power in highly synchronous systems gets dissipated over clock networks. Therefore, low power clocking schemes would be promising approaches for high performance designs. To reduce the power consumption and delay, a new flip-flop circuit technique has been designed in CMOS domino logic. These flip-flops are a class of dynamic circuit that can be interfaced with both static and dynamic circuits. This flip-flop results in significant energy savings and operates in high speed. Based on simulation results of UMC 180 nm technology and 200 MHz frequency, we have simulated the flip-flop circuit and compared the result with the previous proposed flip-flops simulated with the same environment. The comparison results of the proposed flip-flop with the previous proposed flip-flop shows that the proposed circuit reduces 80% of power consumption and the speed increases to 70-90%.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Low-power pulsed hybrid flip-flop based on a C-element
    Rahiminejad, Majid
    Saneei, Mohsen
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2014, 68 (09) : 907 - 913
  • [32] Design of ternary low-power Domino JKL flip-flop and its application
    汪鹏君
    杨乾坤
    郑雪松
    [J]. Journal of Semiconductors., 2012, 33 (11) - 104
  • [33] Design of a low-power quaternary flip-flop based on dynamic differential logic
    Mochizuki, Akira
    Shirahama, Hirokatsu
    Hanyu, Takahiro
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (11): : 1591 - 1597
  • [34] Design of low-power double edge-triggered flip-flop circuit
    Chien-Cheng, Yu
    [J]. ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2054 - 2057
  • [35] New conditional sampling sense-amplifier-based flip-flop for high-performance and low-power application
    Yeo, Kiat Seng
    Ling, Goh Wang
    Gee, Lim Hoe
    Wenle, Zhang
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 204 - 207
  • [36] A Novel Design of Low-Power Double Edge-Triggered Flip-Flop
    Yu, Chien-Cheng
    Chen, Kuan-Ting
    Wun, Jhong-yu
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT TECHNOLOGIES AND ENGINEERING SYSTEMS (ICITES2013), 2014, 293 : 947 - 955
  • [37] Design of ternary low-power Domino JKL flip-flop and its application
    Wang Pengjun
    Yang Qiankun
    Zheng Xuesong
    [J]. JOURNAL OF SEMICONDUCTORS, 2012, 33 (11)
  • [38] High Performance Low Power Dual Edge Triggered Static D Flip-Flop
    Singh, Gagandeep
    Singh, Gurmohan
    Sulochna, Vemu
    [J]. 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [39] Design of ternary low-power Domino JKL flip-flop and its application
    汪鹏君
    杨乾坤
    郑雪松
    [J]. Journal of Semiconductors, 2012, (11) : 100 - 104
  • [40] VLFF - A Very Low-power Flip-flop with only Two Clock Transistors
    Maheshwari, Yugal
    Sachdev, Manoj
    [J]. 2023 IEEE 36TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE, SOCC, 2023, : 324 - 329