1.2 nm HfSiON/SiON stacked gate insulators for 65-nm-node MISFETs

被引:17
|
作者
Saitoh, M [1 ]
Terai, M [1 ]
Ikarashi, N [1 ]
Watanabe, H [1 ]
Fujieda, S [1 ]
Iwamoto, T [1 ]
Ogura, T [1 ]
Morioka, A [1 ]
Watanabe, K [1 ]
Tatsumi, T [1 ]
Watanabe, H [1 ]
机构
[1] NEC Corp Ltd, Syst Devices Res Labs, Kanagawa 2291198, Japan
关键词
high-k; Hf; nitridation; gate insulator; MOS; FET; 65-nm-node; leakage current; mobility; interfacial trap states;
D O I
10.1143/JJAP.44.2330
中图分类号
O59 [应用物理学];
学科分类号
摘要
We have investigated a Hf-based CMOSFET fabrication method that would enable the high performance and low gate leakage current that are required for the 65-nm-node CMOS devices. To suppress the gate leakage in a gate stack with an equivalent oxide thickness (EOT) of 1.2 nm, the upper layer of HfSiO film was thickened and nitrided. The nitridation improves the dielectric constant, allowing the use of a thicker HfSiO layer. The mobility was improved by lightly nitriding the bottom SiO2 interface layer, which suppresses the interfacial trap generation. Such techniques enabled us to achieve a good EOT vs I-g relationships. The I-g at an EOT of 1.2 nm was reduced by three orders of magnitude as compared with that with a SiO2 gate insulator. High mobilities, 87% of that of a SiO2 MOSFET for an NFET and 96% for a PFET, were also obtained.
引用
收藏
页码:2330 / 2335
页数:6
相关论文
共 50 条
  • [1] 1.2 nm HfSiON/SiON stacked gate insulators for 65-nm-Node MISFETs
    Saitoh, Motofumi
    Terai, Masayuki
    Ikarashi, Nobuyuki
    Watanabe, Heiji
    Fujieda, Shinji
    Iwamoto, Toshiyuki
    Ogura, Takashi
    Morioka, Ayuka
    Watanabe, Koji
    Tatsumi, Toru
    Watanabe, Hirohito
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2005, 44 (4 B): : 2330 - 2335
  • [2] Process optimization of plasma nitridation SiON for 65 nm node gate dielectrics
    He YanDong
    Zhang Xing
    Wang YangYuan
    SCIENCE CHINA-INFORMATION SCIENCES, 2011, 54 (12) : 2673 - 2679
  • [3] Process optimization of plasma nitridation SiON for 65 nm node gate dielectrics
    YanDong He
    Xing Zhang
    YangYuan Wang
    Science China Information Sciences, 2011, 54 : 2673 - 2679
  • [5] A novel contact hole shrink process for the 65-nm-node and beyond
    Peters, R
    Montgomery, P
    Garza, C
    Filipiak, S
    Stephens, T
    Babbitt, D
    Advances in Resist Technology and Processing XXII, Pt 1 and 2, 2005, 5753 : 195 - 205
  • [6] Effect of Damage in Source and Drain on the Endurance of a 65-nm-Node NOR Flash Memory
    Sun, Zhong
    Zhang, Manhong
    Huo, Zongliang
    Li, Shaobin
    Yang, Yun
    Qiu, Shengfen
    Wu, Hanming
    Liu, Ming
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (12) : 3989 - 3995
  • [7] Ni-salicided poly-Si/poly-SiGe-layered gate technology for 65-nm-node CMOSFETs
    Muto, A
    Ohji, H
    Maeda, T
    Torii, K
    Kitajima, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (4B): : 1773 - 1777
  • [8] 157-nm lithography for 65-nm node SRAM-gate
    Suganaga, T
    Irie, S
    Miyoshi, S
    Kim, JH
    Watanabe, K
    Kurose, E
    Furukawa, T
    Hagiwara, T
    Ishimaru, T
    Itani, T
    OPTICAL MICROLITHOGRAPHY XVI, PTS 1-3, 2003, 5040 : 261 - 269
  • [9] HfSiON gate dielectric for 45nm node low-power device
    Gan, Tian-Choy
    Wang, Howard C. -H.
    Chen, Shang-, Jr.
    Tsai, Ching-Wei
    Lim, Peng-Soon
    Lin, Huan-Just
    Jin, Ying
    Tao, Hun-Jan
    Chen, Shih-Chang
    Leung, Ying Keung
    Diaz, Carlos H.
    Liang, Mong-Song
    Mii, Yuh-Jier
    2006 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 109 - +
  • [10] The impact of stacked cap layers on effective work function with HfSiON and SiON gate dielectrics
    Cho, Hag-Ju
    Yu, Hong Yu
    Chang, Vincent S.
    Akheyar, Amal
    Jakschik, Stefan
    Conard, Thierry
    Hantschel, Thomas
    Delabie, Annelies
    Adelmann, Christoph
    Van Elshocht, Sven
    Ragnarsson, Lars-Ake
    Schram, Tom
    Absil, Philippe
    Biesemans, Serge
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (07) : 743 - 745