共 50 条
- [21] Device and Reliability Improvement of HfSiON plus LaOx/Metal Gate Stacks for 22nm Node Application IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 45 - +
- [24] Time-dependent dielectric breakdown characterization of 90- and 65-nm-Node Cu/SiOC interconnects with via plugs Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2007, 46 (4 A): : 1444 - 1451
- [25] Gate oxide protection and ggNMOSTs in 65 nm ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS - 2008, 2008, : 6 - +
- [26] Integration of manufacturable 65nm-node HfSiON transistors optimized with low-thermal-budget CMOS process IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 927 - 930
- [27] Time-dependent dielectric breakdown characterization of 90-and 65-nm-node Cu/SiOC interconnects with via plugs JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4A): : 1444 - 1451
- [28] Lithography strategy for 65nm node PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY IX, 2002, 4754 : 1 - 14
- [29] A novel fabrication process to downscale SiON gate dielectrics (EOT=1.06 nm, Jgn=8.5 A/cM2) toward sub-65nm and beyond 2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 164 - 165