1.2 nm HfSiON/SiON stacked gate insulators for 65-nm-node MISFETs

被引:17
|
作者
Saitoh, M [1 ]
Terai, M [1 ]
Ikarashi, N [1 ]
Watanabe, H [1 ]
Fujieda, S [1 ]
Iwamoto, T [1 ]
Ogura, T [1 ]
Morioka, A [1 ]
Watanabe, K [1 ]
Tatsumi, T [1 ]
Watanabe, H [1 ]
机构
[1] NEC Corp Ltd, Syst Devices Res Labs, Kanagawa 2291198, Japan
来源
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS | 2005年 / 44卷 / 4B期
关键词
high-k; Hf; nitridation; gate insulator; MOS; FET; 65-nm-node; leakage current; mobility; interfacial trap states;
D O I
10.1143/JJAP.44.2330
中图分类号
O59 [应用物理学];
学科分类号
摘要
We have investigated a Hf-based CMOSFET fabrication method that would enable the high performance and low gate leakage current that are required for the 65-nm-node CMOS devices. To suppress the gate leakage in a gate stack with an equivalent oxide thickness (EOT) of 1.2 nm, the upper layer of HfSiO film was thickened and nitrided. The nitridation improves the dielectric constant, allowing the use of a thicker HfSiO layer. The mobility was improved by lightly nitriding the bottom SiO2 interface layer, which suppresses the interfacial trap generation. Such techniques enabled us to achieve a good EOT vs I-g relationships. The I-g at an EOT of 1.2 nm was reduced by three orders of magnitude as compared with that with a SiO2 gate insulator. High mobilities, 87% of that of a SiO2 MOSFET for an NFET and 96% for a PFET, were also obtained.
引用
收藏
页码:2330 / 2335
页数:6
相关论文
共 50 条
  • [21] Device and Reliability Improvement of HfSiON plus LaOx/Metal Gate Stacks for 22nm Node Application
    Huang, J.
    Kirsch, P. D.
    Heh, D.
    Kang, C. Y.
    Bersuker, G.
    Hussain, M.
    Majhi, P.
    Sivasubramani, P.
    Gilmer, D. C.
    Goel, N.
    Quevedo-Lopez, M. A.
    Young, C.
    Park, C. S.
    Park, C.
    Hung, P. Y.
    Price, J.
    Harris, H. R.
    Lee, B. H.
    Tseng, H. -H.
    Jammy, R.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 45 - +
  • [22] Parameter sensitivity for optimal design of 65 nm node double gate SOI transistors
    Lim, TC
    Armstrong, GA
    SOLID-STATE ELECTRONICS, 2005, 49 (06) : 1034 - 1043
  • [23] Process development for 30 nm poly gate patterning on 1.2 nm oxide.
    Heitzmann, M
    Nier, ME
    MICROELECTRONIC ENGINEERING, 2000, 53 (1-4) : 159 - 162
  • [24] Time-dependent dielectric breakdown characterization of 90- and 65-nm-Node Cu/SiOC interconnects with via plugs
    Ueno, Kazuyoshi
    Kameyama, Akiko
    Matsumoto, Akira
    Iguchi, Manabu
    Takewaki, Toshiyuki
    Oshida, Daisuke
    Toyoshima, Hironori
    Kawahara, Naoyoshi
    Asada, Susumu
    Suzuki, Mieko
    Oda, Noriaki
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2007, 46 (4 A): : 1444 - 1451
  • [25] Gate oxide protection and ggNMOSTs in 65 nm
    Notermans, Guido
    Smedes, Theo
    Mrcarica, Zeljko
    de Jong, Peter
    Stephan, Ralph
    van Zwol, Hans
    Maksimovic, Dejan
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS - 2008, 2008, : 6 - +
  • [26] Integration of manufacturable 65nm-node HfSiON transistors optimized with low-thermal-budget CMOS process
    Mineji, A
    Tamura, Y
    Watanabe, T
    Ozaki, H
    Ootsuka, F
    Aoyama, T
    Shibata, K
    Tsujita, K
    Ohashi, N
    Yasuhira, M
    Arikado, T
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 927 - 930
  • [27] Time-dependent dielectric breakdown characterization of 90-and 65-nm-node Cu/SiOC interconnects with via plugs
    Ueno, Kazuyoshi
    Kameyama, Akiko
    Matsumoto, Akira
    Iguchi, Manabu
    Takewaki, Toshiyuki
    Oshida, Daisuke
    Toyoshima, Hironori
    Kawahara, Naoyoshi
    Asada, Susumu
    Suzuki, Mieko
    Oda, Noriaki
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (4A): : 1444 - 1451
  • [28] Lithography strategy for 65nm node
    Borodovsky, Y
    Schenker, R
    Allen, G
    Tejnil, E
    Hwang, D
    Lo, FC
    Singh, V
    Gleason, R
    Brandenburg, J
    Bigwood, R
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY IX, 2002, 4754 : 1 - 14
  • [29] A novel fabrication process to downscale SiON gate dielectrics (EOT=1.06 nm, Jgn=8.5 A/cM2) toward sub-65nm and beyond
    Wang, YR
    Ying, YW
    Lung, CH
    Chiang, WT
    Hsu, E
    Lu, MF
    Lin, C
    Lou, RF
    Cheng, LY
    Chen, CP
    Chan, M
    Cheng, O
    Huang, KT
    Tzou, SF
    Sun, SW
    2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 164 - 165
  • [30] ESD protection for thin gate oxides in 65 nm
    Notermans, Guido
    Smedes, Theo
    Mrcarica, Zeljko
    de Jong, Peter
    Stephan, Ralph
    van Zwol, Hans
    Maksimovic, Dejan
    MICROELECTRONICS RELIABILITY, 2010, 50 (01) : 26 - 31