Built-in self-test scheme for on-chip diagnosis, compliant with the IEEE 1149.4 mixed-signal test bus standard

被引:0
|
作者
Acevedo, GOD [1 ]
Ramirez-Angulo, J [1 ]
机构
[1] New Mexico State Univ, Klipsch Sch Elect & Comp Engn, Las Cruces, NM 88003 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a testing scheme for analog and mixed-signal circuitry compatible with the IEEE 1149.4 mixed-signal test bus standard. An innovative self-diagnostic method called VDDQ is proposed. The proposed method performs a pass or fail function which sequentially senses quiescent voltage on several nodes of the circuit under test and compares them with their nominal value. The output is a digital flag that Passes or fails the nodes accessed. Simulation results are provided for the flag and amplifier circuit used for the design of the testing circuit. Through simulations this test has performed testing one node every millisecond. This testing scheme is at least 12 times faster than currently used methods in industry, which average to 5000 nodes per minute. This will potentially allow a defect free IC to enter the market in significantly less time than with conventional testing methods.
引用
收藏
页码:149 / 152
页数:4
相关论文
共 50 条
  • [41] On-chip built-in Self-test of video-rate ADCs using Gaussian noise
    Evans, G
    Goes, J
    Paulino, N
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 796 - 799
  • [42] Built-in self-test for system-on-chip: A case study
    Stroud, C
    Sunwoo, J
    Garimella, S
    Harris, J
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 837 - 846
  • [43] Hierarchical built-in self-test for system-on-chip design
    Chen, HH
    2005 EMERGING INFORMATION TECHNOLOGY CONFERENCE (EITC), 2005, : 155 - 157
  • [44] Built-in Self-Test Methodology for System-on-a -Chip Testing
    Sivanantham, S.
    Tresa, T.
    JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2017, 76 (03): : 149 - 153
  • [45] Built-in Self Test Power and Test Time Analysis in On-chip Networks
    Senejani, Mahdieh Nadi
    Ghadiry, Mahdiar
    Ooi, Chia Yee
    Marsono, Muhammad Nadzir
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (04) : 1057 - 1075
  • [46] Built-in Self Test Power and Test Time Analysis in On-chip Networks
    Mahdieh Nadi Senejani
    Mahdiar Ghadiry
    Chia Yee Ooi
    Muhammad Nadzir Marsono
    Circuits, Systems, and Signal Processing, 2015, 34 : 1057 - 1075
  • [47] Extending IEEE std 1149.4 analog boundary modules to enhance mixed-signal test
    Kac, U
    Novak, F
    Azaïs, F
    Nouet, P
    Renovell, M
    IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (02): : 32 - 39
  • [48] A Built-In Self-Test Scheme for DDR Memory Output Timing Test and Measurement
    Kim, Hyunjin
    Abraham, Jacob A.
    2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 7 - 12
  • [49] On-chip spectrum analyzer for analog built-in self test
    Jose, AP
    Jenkins, KA
    Reynolds, SK
    23rd IEEE VLSI Test Symposium, Proceedings, 2005, : 131 - 136
  • [50] Analog Sinewave Signal Generators for Mixed-Signal Built-in Test Applications
    Barragan, Manuel J.
    Vazquez, Diego
    Rueda, Adoracion
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2011, 27 (03): : 305 - 320