Built-in self-test scheme for on-chip diagnosis, compliant with the IEEE 1149.4 mixed-signal test bus standard

被引:0
|
作者
Acevedo, GOD [1 ]
Ramirez-Angulo, J [1 ]
机构
[1] New Mexico State Univ, Klipsch Sch Elect & Comp Engn, Las Cruces, NM 88003 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a testing scheme for analog and mixed-signal circuitry compatible with the IEEE 1149.4 mixed-signal test bus standard. An innovative self-diagnostic method called VDDQ is proposed. The proposed method performs a pass or fail function which sequentially senses quiescent voltage on several nodes of the circuit under test and compares them with their nominal value. The output is a digital flag that Passes or fails the nodes accessed. Simulation results are provided for the flag and amplifier circuit used for the design of the testing circuit. Through simulations this test has performed testing one node every millisecond. This testing scheme is at least 12 times faster than currently used methods in industry, which average to 5000 nodes per minute. This will potentially allow a defect free IC to enter the market in significantly less time than with conventional testing methods.
引用
收藏
页码:149 / 152
页数:4
相关论文
共 50 条
  • [31] Low cost automatic mixed-signal board test using IEEE 1149.4
    Sundar, Srividya
    Kim, Bruce C.
    Byrd, Toby
    Toledo, Felipe
    Wokhlu, Sudhir
    Beskar, Erika
    Rousselin, Raul
    Cotton, David
    Kendall, Gary
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 639 - +
  • [32] Built-in self-test scheme for IIR digital filter
    Yang Decai
    Chen Guangju
    Xie Yongle
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL I, 2007, : 349 - 352
  • [33] A Built-in Self-Test Scheme for Memory Interfaces Timing Test and Measurement
    Hyun Jin Kim
    Jacob A. Abraham
    Journal of Electronic Testing, 2012, 28 : 585 - 597
  • [34] Cost/benefit analysis of the P1149.4 mixed-signal test bus
    Sunter, SK
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (06): : 393 - 398
  • [35] A Built-in Self-Test Scheme for Memory Interfaces Timing Test and Measurement
    Kim, Hyun Jin
    Abraham, Jacob A.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (05): : 585 - 597
  • [36] An effective built-in self-test scheme for parallel multipliers
    Gizopoulos, D
    Paschalis, A
    Zorian, Y
    IEEE TRANSACTIONS ON COMPUTERS, 1999, 48 (09) : 936 - 950
  • [37] New built-in self-test scheme for SoC interconnect
    Jutman, Artur
    Ubar, Raimund
    Raik, Jaan
    WMSCI 2005: 9TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL 4, 2005, : 19 - 24
  • [38] A built-in self-test scheme for differential ring oscillators
    Dermentzoglou, L
    Tsiatouhas, Y
    Arapoyanni, A
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 448 - 452
  • [39] Built-in-self-test scheme for DAC in mixed-signal circuit
    School of Information Technology, Southern Yangtze University, Wuxi 214122, China
    不详
    Dianzi Qijian, 2006, 1 (231-234):
  • [40] On-chip-ramp generators for mixed-signal BIST and ADC self-test
    Provost, B
    Sánchez-Sinencio, E
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 263 - 273