Built-in self-test scheme for on-chip diagnosis, compliant with the IEEE 1149.4 mixed-signal test bus standard

被引:0
|
作者
Acevedo, GOD [1 ]
Ramirez-Angulo, J [1 ]
机构
[1] New Mexico State Univ, Klipsch Sch Elect & Comp Engn, Las Cruces, NM 88003 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a testing scheme for analog and mixed-signal circuitry compatible with the IEEE 1149.4 mixed-signal test bus standard. An innovative self-diagnostic method called VDDQ is proposed. The proposed method performs a pass or fail function which sequentially senses quiescent voltage on several nodes of the circuit under test and compares them with their nominal value. The output is a digital flag that Passes or fails the nodes accessed. Simulation results are provided for the flag and amplifier circuit used for the design of the testing circuit. Through simulations this test has performed testing one node every millisecond. This testing scheme is at least 12 times faster than currently used methods in industry, which average to 5000 nodes per minute. This will potentially allow a defect free IC to enter the market in significantly less time than with conventional testing methods.
引用
收藏
页码:149 / 152
页数:4
相关论文
共 50 条
  • [21] A built-in self-test for analog reconfigurable filters implemented in a mixed-signal configurable processor
    Dri, Emanuel
    Peretti, Gabriela
    Romero, Eduardo
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (02) : 355 - 365
  • [22] Built-in self-test for signal integrity
    Nourani, M
    Attarha, A
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 792 - 797
  • [23] A mixed-voltage sensor readout circuit with on-chip calibration and built-in self-test
    Mason, Andrew
    Chavan, Abhijeet V.
    Wise, Kensall D.
    IEEE SENSORS JOURNAL, 2007, 7 (9-10) : 1225 - 1232
  • [24] Measurement of electrical parameters using mixed-signal test bus, IEEE Std. 1149.4
    Dejanovic, S
    Persson, U
    Kuttainen, S
    Westerfur, L
    MEASUREMENT, 2005, 37 (03) : 260 - 277
  • [25] SymBIST: Symmetry-Based Analog and Mixed-Signal Built-In Self-Test for Functional Safety
    Pavlidis, Antonios
    Louerat, Marie-Minerve
    Faehn, Eric
    Kumar, Anand
    Stratigopoulos, Haralampos-G.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (06) : 2580 - 2593
  • [26] A built-in self-test and self-diagnosis scheme for embedded SRAM
    Wang, CW
    Wu, CF
    Li, JF
    Wu, CW
    Teng, T
    Chiu, K
    Lin, HP
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 45 - 50
  • [27] A Low-Cost On-Chip Built-In Self-Test Solution for ADC Linearity Test
    Chen, Tao
    Park, Chulhyun
    Meng, Hao
    Zhou, Dadian
    Silva-Martinez, Jose
    Geiger, Randall L.
    Chen, Degang
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2020, 69 (06) : 3516 - 3526
  • [28] A Hybrid Built-In Self-Test Scheme for DRAMs
    Yang, Chi-Chun
    Li, Jin-Fu
    Yu, Yun-Chao
    Wu, Kuan-Te
    Lo, Chih-Yen
    Chen, Chao-Hsun
    Lai, Jenn-Shiang
    Kwai, Ding-Ming
    Chou, Yung-Fa
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [29] Built-in self-test and self-calibration for analog and mixed signal circuits
    Chen, Tao
    Chen, Degang
    2019 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2019,
  • [30] A built-in self-test and self-diagnosis scheme for heterogeneous SRAM clusters
    Wang, CW
    Tzeng, RS
    Wu, CF
    Huang, CT
    Wu, CW
    Huang, SY
    Lin, SH
    Wang, HP
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 103 - 108