Leakage Power Estimation of Adiabatic Circuits Using SPICE in Nanometer CMOS Processes

被引:1
|
作者
Wu, Yang Bo [1 ]
Hu, Jian Ping [1 ]
Li, Hong [1 ]
机构
[1] Ningbo Univ, Fac Informat Sci & Technol, Ningbo 315211, Zhejiang, Peoples R China
关键词
leakage power; power estimation; adiabatic logic; SPICE simulation; LOGIC;
D O I
10.4028/www.scientific.net/AMR.108-111.625
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In deep sub-micro CMOS process, the leakage power is becoming a significant proportion in power dissipation. Hence, estimating the leakage power of CMOS circuits is very important in low-power design. In this paper, an estimation technology for the total leakage power of adiabatic logic circuits by using SPICE is proposed. The basic principle of power estimation for traditional CMOS circuits using SPICE is introduced. According to the energy dissipation characteristic of adiabatic circuits, the estimation technology for leakage power is discussed. Taken as an example, the estimation for total leakage power dissipations of PAL-2N (pass-transistor adiabatic logic with NMOS pull-down configuration) circuits is illustrated using the proposed estimation technology.
引用
收藏
页码:625 / 630
页数:6
相关论文
共 50 条
  • [1] Power Dissipation Analysis of Adiabatic Circuits and Active Leakage Power Estimation in Nanometer CMOS Processes
    Zhang, Weiqiang
    Su, Li
    Ye, Lifang
    Hu, Jianping
    NANOTECHNOLOGY AND COMPUTER ENGINEERING, 2010, 121-122 : 97 - 102
  • [2] Maximum leakage power estimation for CMOS circuits
    Bobba, S
    Hajj, IN
    IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 116 - 124
  • [3] Leakage in nanometer scale CMOS circuits
    Mukhopadhyay, S
    Mahmoodi-Meimand, H
    Neau, C
    Roy, K
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 307 - 312
  • [4] Leakage in nanometer scale CMOS circuits
    Mukhopadhyay, S
    Mahmoodi-Meimand, H
    Neau, C
    Roy, K
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 213 - 218
  • [5] Leakage power characteristics of dynamic circuits in nanometer-CMOS technologies
    Liu, Zhiyu
    Kursun, Volkan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (08) : 692 - 696
  • [6] Statistical Estimation of Leakage Power Bounds in CMOS VLSI Circuits
    Bountas, Dimitrios
    Evmorfopoulos, Nestor
    Dimitriou, George
    Dadaliaris, Antonios
    Floros, George
    Stamoulis, Georgios
    25TH PAN-HELLENIC CONFERENCE ON INFORMATICS WITH INTERNATIONAL PARTICIPATION (PCI2021), 2021, : 312 - 317
  • [7] On quantifying the figures of merit of power-gating for leakage power minimization in nanometer CMOS circuits
    Sathanur, A.
    Calimera, A.
    Pullini, A.
    Benini, L.
    Macii, A.
    Macii, E.
    Poncino, M.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2761 - +
  • [8] P-Type Adiabatic Sequential Circuits for Leakage Reduction of Nanometer Circuits
    Jiang, Jintao
    Zhang, Yu
    Hu, Jianping
    MICRO NANO DEVICES, STRUCTURE AND COMPUTING SYSTEMS, 2011, 159 : 155 - 161
  • [9] An Investigation for Leakage Reduction of Dual Transmission Gate Adiabatic Logic Circuits with Power-Gating Schemes in Scaled CMOS Processes
    Su, Li
    Zhang, Weiqiang
    Ye, Lifang
    Shi, Xuhua
    Hu, Jianping
    2010 INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING AND COMMUNICATION AND 2010 ASIA-PACIFIC CONFERENCE ON INFORMATION TECHNOLOGY AND OCEAN ENGINEERING: CICC-ITOE 2010, PROCEEDINGS, 2010, : 290 - 293
  • [10] Low dynamic power and low leakage power techniques for CMOS motion estimation circuits
    Kobayashi, N
    Ei, T
    Enomoto, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03): : 271 - 279