SHA-Less Pipelined ADC With In Situ Background Clock-Skew Calibration

被引:30
|
作者
Huang, Pingli [1 ]
Hsien, Szukang [2 ]
Lu, Victor [3 ]
Wan, Peiyuan [4 ]
Lee, Seung-Chul [1 ]
Liu, Wenbo [5 ]
Chen, Bo-Wei [6 ]
Lee, Yung-Pin [6 ]
Chen, Wen-Tsao [6 ]
Yang, Tzu-Yi [6 ]
Ma, Gin-Kou [6 ]
Chiu, Yun [1 ]
机构
[1] Univ Texas Dallas, Texas Analog Ctr Excellence TxACE, Richardson, TX 75080 USA
[2] Texas Instruments Inc, Sunnyvale, CA 94089 USA
[3] Univ Illinois, Dept Comp Sci, Urbana, IL 61801 USA
[4] Beijing Univ Technol, Beijing 10022, Peoples R China
[5] Broadcom Corp, Irvine, CA 92619 USA
[6] Ind Technol Res Inst, Hsinchu 310, Taiwan
关键词
Multibit pipeline architecture; pipelined analog-to-digital converter (ADC); sample-and-hold amplifier (SHA); sampling clock skew; SHA-less; skew calibration;
D O I
10.1109/JSSC.2011.2151510
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-b, 100-MS/s pipelined analog-to-digital converter (ADC) without dedicated front-end sample-and-hold amplifier (SHA) converts from dc to the 12th Nyquist band with in situ, mostly digital background calibration for the clock skew in the 3.5-b front-end stage. The skew information is extracted from the first-stage residue output with two comparators sensing out-of-range errors; a gradient-descent algorithm is used to adaptively adjust the timing of the front-end sub-ADC to synchronize with that of the sample-and-hold (S/H) in the multiplying digital-to-analog converter (MDAC). The prototype ADC, implemented in a 90-nm CMOS process, digitizes inputs up to 610 MHz without skew errors in experiments; in contrast, the same ADC fails at 130 MHz with calibration disabled (with the default sub-ADC sample point set at the midpoint of the delay range). The prototype with calibration circuits fully integrated on chip consumes 12.2 mW and occupies 0.26-mm silicon area, while the calibration circuits dissipate 0.9 mW and occupy 0.01 mm. A 71-dB spurious-free dynamic range (SFDR) and a 55-dB signal-to-noise and distortion ratio (SNDR) were measured with a 20-MHz sine-wave input, and a larger than 55-dB SFDR was measured in the 10th Nyquist band.
引用
收藏
页码:1893 / 1903
页数:11
相关论文
共 50 条
  • [1] SHA-Less Pipelined ADC Converting 10th Nyquist Band with In-Situ Clock-Skew Calibration
    Huang, Pingli
    Hsien, Szukang
    Lu, Victor
    Wan, Peiyuan
    Lee, Seung-Chul
    Liu, Wenbo
    Chen, Bo-Wei
    Lee, Yung-Pin
    Chen, Wen-Tsao
    Yang, Tzu-Yi
    Ma, Gin-Kou
    Chiu, Yun
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [2] Calibration of sampling clock skew in SHA-less pipeline ADCs
    Huang, P.
    Chiu, Y.
    ELECTRONICS LETTERS, 2008, 44 (18) : 1061 - U22
  • [3] Background Calibration of Comparator Offsets in SHA-Less Pipelined ADCs
    Zhu, Congyi
    Lin, Jun
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (03) : 357 - 361
  • [4] A NOVEL DIGITAL BACKGROUND CALIBRATION TECHNIQUE FOR 16 BIT SHA-LESS MULTIBIT PIPELINED ADC
    Narula, Swina
    Vashishath, Munish
    Pandey, Sujata
    ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2016, 14 (05) : 571 - 582
  • [5] SHA-less architecture with enhanced accuracy for pipelined ADC
    赵磊
    杨银堂
    朱樟明
    刘帘羲
    半导体学报, 2012, 33 (02) : 117 - 121
  • [6] SHA-less architecture with enhanced accuracy for pipelined ADC
    Zhao, Lei
    Yang, Yintang
    Zhu, Zhangming
    Liu, Lianxi
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (02)
  • [7] Fast Background Calibration of Sampling Timing Skew in SHA-Less Pipeline ADCs
    Gines, A. J.
    Peralias, E. J.
    Rueda, A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (10) : 2966 - 2970
  • [8] Split ADC digital background calibration for high speed SHA-less pipeline ADCs
    Adel, Hussein
    Sabut, Marc
    Petigny, Roger
    Louerat, Marie-Minerve
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1143 - 1146
  • [9] A improved frontend for high-speed SHA-less Pipelined ADC
    Xu, Lili
    Zhao, Chenchen
    Li, Fule
    Zhang, Chun
    Wang, Zhihua
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [10] A gradient-based algorithm for sampling clock skew calibration of SHA-less pipeline ADCs
    Huang, Pingli
    Chiu, Yun
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1241 - 1244