A Histogram-Based Digital Background Calibration Technique for Pipelined A/D Converters

被引:1
|
作者
Yahyaee, Saeedeh [1 ]
Yavari, Mohammad [1 ]
机构
[1] Amirkabir Univ Technol, Tehran Polytech, Elect Engn Dept, Integrated Circuits Design Lab, Tehran, Iran
关键词
Capacitors mismatch; histogram-based digital background calibration; gain error; gain nonlinearity; pipelined analog-to-digital converters (ADCs); ADCS; ERROR;
D O I
10.1109/IICM57986.2022.10152348
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a digital background calibration technique for pipelined analog-to-digital converters (ADCs) to correct the gain error due to the capacitors mismatch and finite dc gain and nonlinearity error owing to the residue amplifiers. The proposed calibration scheme corrects these errors by using the histogram-based method. To calculate the linear and nonlinear coefficients, the threshold level of sub-ADC is changed and based on specifications of residue characteristic and output histogram, the first and third order coefficients are extracted. This method does not require any calibration signal or additional analog hardware and relaxes the performance requirements of the analog building circuits. Circuit level simulation results of a 12-bit 100 MS/s pipelined ADC in a 65 nm CMOS technology show that the proposed calibration scheme improves signal-to-noise and distortion (SNDR) and spurious free dynamic range (SFDR) from 30.4 dB and 31.8 dB to 69.3 dB and 81.2 dB, respectively.
引用
收藏
页码:80 / 84
页数:5
相关论文
共 50 条
  • [11] A statistics-based digital background calibration technique for pipelined ADCs
    Mafi, Hamidreza
    Mohammadi, Reza
    Shamsi, Hossein
    INTEGRATION-THE VLSI JOURNAL, 2015, 51 : 149 - 157
  • [12] Equalization-Based Digital Background Calibration Technique for Pipelined ADCs
    Zeinali, Behzad
    Moosazadeh, Tohid
    Yavari, Mohammad
    Rodriguez-Vazquez, Angel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 322 - 333
  • [13] Perturbation-Based Digital Background Calibration Technique for Pipelined ADCs
    Chung, Yung-Hui
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1316 - 1319
  • [14] A Split-Based Digital Background Calibration Technique in Pipelined ADCs
    Hung, Li-Han
    Lee, Tai-Cheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (11) : 855 - 859
  • [15] A new digital background calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 5 - 8
  • [16] Digital background calibration for memory effects in pipelined analog-to-digital converters
    Keane, JP
    Hurst, PJ
    Lewis, SH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (03) : 511 - 525
  • [17] A Histogram-Based Background Interstage Error Estimation and Implementation Method in Pipelined ADCs
    Chegeni, Amin
    Hadidi, Khayrollah
    Khoei, Abdollah
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) : 1519 - 1523
  • [18] A Predetermined LMS Digital Background Calibration Technique for Pipelined ADCs
    Montazerolghaem, Mohammad Ali
    Moosazadeh, Tohid
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (09) : 841 - 845
  • [19] A digital calibration technique of capacitor mismatch for pipelined analog-to-digital converters
    Masanori, Furuta
    Shoji, Kawahito
    Daisuke, Miyazaki
    IEICE Transactions on Electronics, 2002, E85-C (08) : 1562 - 1568
  • [20] A robust and fast digital background calibration technique for pipelined ADCs
    Fan, Jen-Lin
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (06) : 1213 - 1223