Digital background calibration for memory effects in pipelined analog-to-digital converters

被引:37
|
作者
Keane, JP [1 ]
Hurst, PJ [1 ]
Lewis, SH [1 ]
机构
[1] Univ Calif Davis, Dept Elect & Comp Engn, Davis, CA 95616 USA
基金
美国国家科学基金会;
关键词
analog-to-digital converter (ADC); calibration; dielectric materials; switched capacitor circuits;
D O I
10.1109/TCSI.2005.858760
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Memory errors can occur in the stages of a pipelined analog-to-digital converter (ADC) due to several effects. These include capacitor dielectric absorption/relaxation, incomplete stage reset at high clock rates, and parasitic capacitance effects when opamps are shared between subsequent pipeline stages. This paper describes these sources of memory errors and the effect they have on overall ADC linearity. It is shown how these errors relate to and differ from interstage gain errors. Two new calibration algorithms are proposed that correct for memory errors by digital post-processing of the ADC output. Both algorithms operate in the background and so do not require conversion to be interrupted in order to track changes due to temperature and supply variations. The two algorithms are compared in terms of their system costs and their dependence on input signal statistics.
引用
收藏
页码:511 / 525
页数:15
相关论文
共 50 条
  • [1] Digital background calibration technique for pipelined analog-to-digital converters
    Liu, HC
    Lee, ZM
    Wu, JT
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 881 - 884
  • [2] A digital calibration technique for pipelined analog-to-digital converters
    Furuta, M
    Kawahito, S
    Miyazaki, D
    IMTC 2002: PROCEEDINGS OF THE 19TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1 & 2, 2002, : 713 - 717
  • [3] Least mean square adaptive digital background calibration of pipelined analog-to-digital converters
    Chiu, Y
    Tsang, CW
    Nikolic, B
    Gray, PR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01): : 38 - 46
  • [4] A digital calibration technique of capacitor mismatch for pipelined analog-to-digital converters
    Masanori, Furuta
    Shoji, Kawahito
    Daisuke, Miyazaki
    IEICE Transactions on Electronics, 2002, E85-C (08) : 1562 - 1568
  • [5] A digital calibration technique of capacitor mismatch for pipelined analog-to-digital converters
    Furuta, M
    Kawahito, S
    Miyazaki, D
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (08): : 1562 - 1568
  • [6] An adaptive digital domain calibration technique for pipelined analog-to-digital converters
    Hedayati, H
    Kashmiri, SM
    Shoaei, O
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 219 - 222
  • [7] An ICA Framework for Digital Background Calibration of Analog-to-Digital Converters
    Yun Chiu
    Seung-Chul Lee
    Wenbo Liu
    Sampling Theory in Signal and Image Processing, 2012, 11 (2-3): : 253 - 270
  • [8] A Fully Digital Background Calibration Technique for Pipeline Analog-to-Digital Converters
    Kanani, Ziaeddin Koozeh
    Sobhi, Jafar
    Yousefi, Mousa
    Tahmasebi, Ahmad
    ECTI-CON: 2009 6TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2009, : 475 - +
  • [9] A Fully Digital Background Calibration Technique for Pipeline Analog-to-Digital Converters
    Tahmasebi, A.
    Kamali, A.
    Bahar, H. Balazadeh
    Kanani, Z. D. Koozeh
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON SIGNAL ACQUISITION AND PROCESSING, 2009, : 225 - +
  • [10] A Split-Based Digital Background Calibration of Pipelined Analog-to-Digital Converters by Cubic Spline Interpolation Filtering
    Ehsan Zia
    Ebrahim Farshidi
    Abdolnabi Kosarian
    Circuits, Systems, and Signal Processing, 2019, 38 : 4799 - 4816